Doh-Kyung Kim, Ki-Won Kwon, Jong-Chan Choi, Chul-Dong Lee
{"title":"Reusable intellectual property cores in PC data protection ASIC design","authors":"Doh-Kyung Kim, Ki-Won Kwon, Jong-Chan Choi, Chul-Dong Lee","doi":"10.1109/APASIC.1999.824083","DOIUrl":null,"url":null,"abstract":"This paper presents how we use a soft Peripheral Component Interconnect (PCI) Intellectual Property (IP) for converting an Industry Standard Architecture (ISA) bus to a PCI bus in the personal computer (PC) data protection application specific integrated circuit (ASIC) design. To save design time and achieve a more efficient design, we use a verified PCI IP. The PCI IP was a soft IP and designed by Pheonix Technology. The total blocks consist of 3 major blocks: PCI IP block, user interface block, and PC data protection block. We verified the functioning of the PC data protection circuit with a supplied test environment by Pheonix Technology. So we built in a test environment easily. We cooperated with the ASIC foundry and IP vendor for IP integration using PCI IP. The operating frequency is 33 MHz. The size of EEPROM is 64 Kbytes and the size of the data bus is 32 bits. We fabricated the chip in a 0.5 /spl mu/m CMOS technology since the EEPROM was made by 0.5 /spl mu/m CMOS technology.","PeriodicalId":346808,"journal":{"name":"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-08-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APASIC.1999.824083","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6
Abstract
This paper presents how we use a soft Peripheral Component Interconnect (PCI) Intellectual Property (IP) for converting an Industry Standard Architecture (ISA) bus to a PCI bus in the personal computer (PC) data protection application specific integrated circuit (ASIC) design. To save design time and achieve a more efficient design, we use a verified PCI IP. The PCI IP was a soft IP and designed by Pheonix Technology. The total blocks consist of 3 major blocks: PCI IP block, user interface block, and PC data protection block. We verified the functioning of the PC data protection circuit with a supplied test environment by Pheonix Technology. So we built in a test environment easily. We cooperated with the ASIC foundry and IP vendor for IP integration using PCI IP. The operating frequency is 33 MHz. The size of EEPROM is 64 Kbytes and the size of the data bus is 32 bits. We fabricated the chip in a 0.5 /spl mu/m CMOS technology since the EEPROM was made by 0.5 /spl mu/m CMOS technology.