A pixel readout chip in 40 nm CMOS process for high count rate imaging systems with minimization of charge sharing effects

P. Maj, P. Grybos, R. Szczygiel, P. Kmon, A. Drozd, Grzegorz Deptuch
{"title":"A pixel readout chip in 40 nm CMOS process for high count rate imaging systems with minimization of charge sharing effects","authors":"P. Maj, P. Grybos, R. Szczygiel, P. Kmon, A. Drozd, Grzegorz Deptuch","doi":"10.1109/NSSMIC.2013.6829433","DOIUrl":null,"url":null,"abstract":"We present a prototype chip built in a 40 nm CMOS process for readout of a pixel detector. The prototype chip has a matrix of 18×24 pixels with a pixel pitch of 100 μm. It can operate in both: the single photon counting (SPC) mode and the C8P1 mode. In the SPC mode using the high gain setting the measured ENC is 84 e- rms (for the peaking time of 48 ns), the gain is 79.7 μV/e-, while the effective offset spread is 24 e- rms. In the C8P1 mode, the chip reconstructs full charge deposited in the detector, despite the charge sharing, and it points to a pixel with the largest charge deposition. The chip architecture and preliminary measurements are reported.","PeriodicalId":246351,"journal":{"name":"2013 IEEE Nuclear Science Symposium and Medical Imaging Conference (2013 NSS/MIC)","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-11-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE Nuclear Science Symposium and Medical Imaging Conference (2013 NSS/MIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NSSMIC.2013.6829433","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

We present a prototype chip built in a 40 nm CMOS process for readout of a pixel detector. The prototype chip has a matrix of 18×24 pixels with a pixel pitch of 100 μm. It can operate in both: the single photon counting (SPC) mode and the C8P1 mode. In the SPC mode using the high gain setting the measured ENC is 84 e- rms (for the peaking time of 48 ns), the gain is 79.7 μV/e-, while the effective offset spread is 24 e- rms. In the C8P1 mode, the chip reconstructs full charge deposited in the detector, despite the charge sharing, and it points to a pixel with the largest charge deposition. The chip architecture and preliminary measurements are reported.
一种用于高计数率成像系统的40nm CMOS制程像素读出芯片,具有最小的电荷共享效应
我们提出了一个基于40纳米CMOS工艺的像素检测器读出原型芯片。该原型芯片的像素矩阵为18×24,像素间距为100 μm。它可以在两种模式下工作:单光子计数(SPC)模式和C8P1模式。在采用高增益设置的SPC模式下,测得ENC为84 e- rms(峰值时间为48 ns),增益为79.7 μV/e-,有效失调扩展为24 e- rms。在C8P1模式下,尽管存在电荷共享,但芯片重构了沉积在检测器中的全部电荷,并指向电荷沉积最大的像素。报告了芯片结构和初步测量结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信