{"title":"Power-Silicon Efficient All-Digital △Σ TDC with Differential Gated Delay Line Time Integrator","authors":"Parth Parekh, F. Yuan","doi":"10.1109/NEWCAS.2018.8585621","DOIUrl":null,"url":null,"abstract":"This paper presents an all-digital 1st-order 1-bit $\\Delta \\Sigma $ time-to-digital converter (TDC). A single-step integration method is proposed to perform differential time integration using a bi-directional gated delay line (BDGDL) to reduce integration time. An in-depth investigation into the impact of process uncertainty on the TDC is provided. The TDC is designed in an IBM 130 nm 1.2 V CMOS technology and analyzed using Spectre with BSIM4 device models. The simulation results of the TDC with a 244 kHz sinusoidal input of amplitude 333 ps over frequency range from flicker noise corner frequency to 3rd-order harmonic frequency demonstrate that the TDC provides SNDR of 39.8 dB and time resolution of 4.2 ps while consuming 396.6 μW. The figure-of-merit (FOM) of the TDC is 3.6 pJ/step, better that of reported TDCs alike. The effect of process uncertainty on the TDC can be minimized by tuning the delay blocks of the TDC.","PeriodicalId":112526,"journal":{"name":"2018 16th IEEE International New Circuits and Systems Conference (NEWCAS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 16th IEEE International New Circuits and Systems Conference (NEWCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NEWCAS.2018.8585621","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
This paper presents an all-digital 1st-order 1-bit $\Delta \Sigma $ time-to-digital converter (TDC). A single-step integration method is proposed to perform differential time integration using a bi-directional gated delay line (BDGDL) to reduce integration time. An in-depth investigation into the impact of process uncertainty on the TDC is provided. The TDC is designed in an IBM 130 nm 1.2 V CMOS technology and analyzed using Spectre with BSIM4 device models. The simulation results of the TDC with a 244 kHz sinusoidal input of amplitude 333 ps over frequency range from flicker noise corner frequency to 3rd-order harmonic frequency demonstrate that the TDC provides SNDR of 39.8 dB and time resolution of 4.2 ps while consuming 396.6 μW. The figure-of-merit (FOM) of the TDC is 3.6 pJ/step, better that of reported TDCs alike. The effect of process uncertainty on the TDC can be minimized by tuning the delay blocks of the TDC.