On the re-quantization of data to implement high-order narrow-band filters using reconfigurable logic

C. Dick, F. Harris
{"title":"On the re-quantization of data to implement high-order narrow-band filters using reconfigurable logic","authors":"C. Dick, F. Harris","doi":"10.1109/ACSSC.1995.540918","DOIUrl":null,"url":null,"abstract":"This paper addresses the problem of implementing narrow-band FIR filters using FPGAs. A method based on re-quantization of the input data stream using a sigma-delta modulator is presented. The reduced bit length representation of the re-quantized input samples removes the requirement for a full multiplier in the filter hardware. The filtering technique is described and implementation results using a Xilinx XC4010 FPGA are presented. Using a bit-serial approach, a 100 tap narrow-band filter operating at a sample rate of 1.56 MHz has been developed. A 20 tap bit-parallel filter can be accommodated in one XC4010PG191-4 and operates at a sample rate of 22.6 MHz.","PeriodicalId":171264,"journal":{"name":"Conference Record of The Twenty-Ninth Asilomar Conference on Signals, Systems and Computers","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-10-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Conference Record of The Twenty-Ninth Asilomar Conference on Signals, Systems and Computers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ACSSC.1995.540918","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper addresses the problem of implementing narrow-band FIR filters using FPGAs. A method based on re-quantization of the input data stream using a sigma-delta modulator is presented. The reduced bit length representation of the re-quantized input samples removes the requirement for a full multiplier in the filter hardware. The filtering technique is described and implementation results using a Xilinx XC4010 FPGA are presented. Using a bit-serial approach, a 100 tap narrow-band filter operating at a sample rate of 1.56 MHz has been developed. A 20 tap bit-parallel filter can be accommodated in one XC4010PG191-4 and operates at a sample rate of 22.6 MHz.
利用可重构逻辑实现高阶窄带滤波器的数据重量化
本文讨论了用fpga实现窄带FIR滤波器的问题。提出了一种利用σ - δ调制器对输入数据流进行再量化的方法。重新量化的输入样本的减小的位长度表示消除了在滤波器硬件中对全乘法器的要求。介绍了滤波技术,并给出了在Xilinx XC4010 FPGA上的实现结果。采用位串行方法,研制了一个采样率为1.56 MHz的100分接窄带滤波器。一个XC4010PG191-4可容纳一个20分接位并行滤波器,其采样率为22.6 MHz。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信