Analog decoders for high rate convolutional codes

M. Mörz, A. Schaefer, E. Offer, J. Hagenauer
{"title":"Analog decoders for high rate convolutional codes","authors":"M. Mörz, A. Schaefer, E. Offer, J. Hagenauer","doi":"10.1109/ITW.2001.955160","DOIUrl":null,"url":null,"abstract":"Recently, several VLSI implementations of analog decoders have been reported for rate 1/2 tailbiting convolutional codes. The main advantages of analog decoders are much higher decoding speed, smaller chip size and lower power consumption when compared to an equivalent digital decoder. Since many high speed applications require code rates well above 1/2 we focus on high rate tailbiting convolutional codes. For digital decoder implementations it has been shown by C. Weiss and J. Berkmann (see Proc. 3rd ITG Conf. Source and Channel Coding, Munich, Germany, p.199-207, Jan. 2000) that it is advantageous to use the trellis of the dual code which is less complex for high rate codes. The novel analog decoder design proposed in this paper can be seen as a direct analog implementation of the algorithm described by Weiss and Berkman.","PeriodicalId":288814,"journal":{"name":"Proceedings 2001 IEEE Information Theory Workshop (Cat. No.01EX494)","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-09-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings 2001 IEEE Information Theory Workshop (Cat. No.01EX494)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ITW.2001.955160","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

Recently, several VLSI implementations of analog decoders have been reported for rate 1/2 tailbiting convolutional codes. The main advantages of analog decoders are much higher decoding speed, smaller chip size and lower power consumption when compared to an equivalent digital decoder. Since many high speed applications require code rates well above 1/2 we focus on high rate tailbiting convolutional codes. For digital decoder implementations it has been shown by C. Weiss and J. Berkmann (see Proc. 3rd ITG Conf. Source and Channel Coding, Munich, Germany, p.199-207, Jan. 2000) that it is advantageous to use the trellis of the dual code which is less complex for high rate codes. The novel analog decoder design proposed in this paper can be seen as a direct analog implementation of the algorithm described by Weiss and Berkman.
高速率卷积码的模拟解码器
最近,一些模拟解码器的VLSI实现已经报道了速率1/2尾部卷积码。与等效的数字解码器相比,模拟解码器的主要优点是解码速度快得多,芯片尺寸小,功耗低。由于许多高速应用需要的码率远高于1/2,我们专注于高速率尾部卷积码。对于数字解码器的实现,C. Weiss和J. Berkmann(参见Proc. 3rd ITG Conf. Source and Channel Coding, Munich, Germany, p.199-207, 2000年1月)表明,使用双码的网格是有利的,它对于高速率代码不那么复杂。本文提出的新型模拟解码器设计可以看作是Weiss和Berkman所描述算法的直接模拟实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信