Po Gao, Dejian Li, Yanxin Zhang, Lang Tan, Lixin Yang, Bin Niu, Zhenhai Ning, Longlong He, Shengli Yan
{"title":"Verification and Testing System for Local Interconnect Network Bus","authors":"Po Gao, Dejian Li, Yanxin Zhang, Lang Tan, Lixin Yang, Bin Niu, Zhenhai Ning, Longlong He, Shengli Yan","doi":"10.1109/EEI59236.2023.10212831","DOIUrl":null,"url":null,"abstract":"In the process of Local Interconnect Network IP development and SOC design integration, it is necessary to carry out comprehensive verification test of its function and performance to ensure the functional accuracy of the module. In the process of pre-chip FPGA verification and post-chip sample verification, the commonly used verification and testing tools can only realize the normal communication test, and cannot realize the special communication test of frame time boundary and exception injection. A dedicated verification and testing system which can inject time boundary settings and error exceptions into regular communication frames was developed. The actual application test shows that the system is easy to operate and can realize the above verification and test function requirements.","PeriodicalId":363603,"journal":{"name":"2023 5th International Conference on Electronic Engineering and Informatics (EEI)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2023-06-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 5th International Conference on Electronic Engineering and Informatics (EEI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EEI59236.2023.10212831","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
In the process of Local Interconnect Network IP development and SOC design integration, it is necessary to carry out comprehensive verification test of its function and performance to ensure the functional accuracy of the module. In the process of pre-chip FPGA verification and post-chip sample verification, the commonly used verification and testing tools can only realize the normal communication test, and cannot realize the special communication test of frame time boundary and exception injection. A dedicated verification and testing system which can inject time boundary settings and error exceptions into regular communication frames was developed. The actual application test shows that the system is easy to operate and can realize the above verification and test function requirements.