{"title":"Bridging Validation and Automatic Test Equipment (ATE) Environment","authors":"A. Gupta, Gaurav Verma","doi":"10.1109/ISED.2012.39","DOIUrl":null,"url":null,"abstract":"For getting high quality complex SoCs in market well in time requires many cross functional teams to work in tandem. One of the areas which we are focusing in this paper is collaboration between Validation and ATE teams. Validation needs to give production functional patterns to ATE to qualify the chip in mass production. These tests may be speed hunted patterns for Powerpc core or complex pattern for various IPs. Porting of validation testcases to ATE is a significant task and requires Logic Analyzer to capture signals. This causes significant delay in generating production ATE patterns. In this paper, we propose a new methodology where using scripts we can convert a validation test to ATE compatible testcase. One of the main advantage of this flow is that for pattern generation, there is no need to run the testcase either in simulation/emulation or to capture signals using Logic Analyzer. This flow also brings in a lot of debug capabilities and same test can be run across emulation, simulation, ATE and validation board. The new approach helps customer debug where customer failing scenarios can be converted into ATE patterns in matter of seconds.","PeriodicalId":276803,"journal":{"name":"2012 International Symposium on Electronic System Design (ISED)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 International Symposium on Electronic System Design (ISED)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISED.2012.39","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
For getting high quality complex SoCs in market well in time requires many cross functional teams to work in tandem. One of the areas which we are focusing in this paper is collaboration between Validation and ATE teams. Validation needs to give production functional patterns to ATE to qualify the chip in mass production. These tests may be speed hunted patterns for Powerpc core or complex pattern for various IPs. Porting of validation testcases to ATE is a significant task and requires Logic Analyzer to capture signals. This causes significant delay in generating production ATE patterns. In this paper, we propose a new methodology where using scripts we can convert a validation test to ATE compatible testcase. One of the main advantage of this flow is that for pattern generation, there is no need to run the testcase either in simulation/emulation or to capture signals using Logic Analyzer. This flow also brings in a lot of debug capabilities and same test can be run across emulation, simulation, ATE and validation board. The new approach helps customer debug where customer failing scenarios can be converted into ATE patterns in matter of seconds.