Step Response Detection Technique for Self-Calibrating Predistortion GFSK ΣΔ Modulation Loops

S. Sappok, S. Joeres, S. Heinen
{"title":"Step Response Detection Technique for Self-Calibrating Predistortion GFSK ΣΔ Modulation Loops","authors":"S. Sappok, S. Joeres, S. Heinen","doi":"10.1109/ICICS.2005.1689285","DOIUrl":null,"url":null,"abstract":"A novel calibration scheme for predistortion SigmaDelta PLLs is proposed in this paper. In contrast to present calibration algorithms this technique detects the integral phase variation of the loops step response. The architecture uses minimum chip area by synchronously sampling the data content of an delay locked loop. Using this technique to detect the phase difference during a step response allows to determine the real loop gain within 7 mus with an accuracy better than 0.1%. Obtaining this, the deviation from the desired loop gain can be adjusted by a digitally controlled charge pump in order to derive the wanted loop transfer function. This is mandatory for predistortion modulation loops","PeriodicalId":425178,"journal":{"name":"2005 5th International Conference on Information Communications & Signal Processing","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-12-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 5th International Conference on Information Communications & Signal Processing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICS.2005.1689285","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A novel calibration scheme for predistortion SigmaDelta PLLs is proposed in this paper. In contrast to present calibration algorithms this technique detects the integral phase variation of the loops step response. The architecture uses minimum chip area by synchronously sampling the data content of an delay locked loop. Using this technique to detect the phase difference during a step response allows to determine the real loop gain within 7 mus with an accuracy better than 0.1%. Obtaining this, the deviation from the desired loop gain can be adjusted by a digitally controlled charge pump in order to derive the wanted loop transfer function. This is mandatory for predistortion modulation loops
自校正预失真阶跃响应检测技术GFSK ΣΔ调制循环
提出了一种新的预失真SigmaDelta锁相环校正方案。与现有的校准算法相比,该技术检测环路阶跃响应的积分相位变化。该架构通过同步采样延迟锁定环路的数据内容来使用最小的芯片面积。使用该技术检测阶跃响应期间的相位差,可以在7 μ s内确定实环路增益,精度优于0.1%。得到此值后,可以通过数字控制电荷泵来调节与期望环路增益的偏差,从而推导出所需的环路传递函数。这对于预失真调制回路是必需的
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信