Frequency doubler employing active fundamental cancellation in CMOS

Stanley S. K. Ho, C. Saavedra
{"title":"Frequency doubler employing active fundamental cancellation in CMOS","authors":"Stanley S. K. Ho, C. Saavedra","doi":"10.1109/SARNOF.2009.4850285","DOIUrl":null,"url":null,"abstract":"A novel CMOS frequency doubler circuit is presented in this paper. A common source transistor pair biased at threshold is used to rectify the input signal in both the positive and negative cycles. The rectified signals are then subtracted to generate a double frequency signal. Measurement results show that there is more than 20 dB fundamental rejection with the input power level ranging from −20 dBm to −10.3 dBm. The 3rd and 4th harmonic rejections are above 20 dB with input power up to −10 dBm without any on-chip or off-chip filtering.","PeriodicalId":230233,"journal":{"name":"2009 IEEE Sarnoff Symposium","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-03-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE Sarnoff Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SARNOF.2009.4850285","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

A novel CMOS frequency doubler circuit is presented in this paper. A common source transistor pair biased at threshold is used to rectify the input signal in both the positive and negative cycles. The rectified signals are then subtracted to generate a double frequency signal. Measurement results show that there is more than 20 dB fundamental rejection with the input power level ranging from −20 dBm to −10.3 dBm. The 3rd and 4th harmonic rejections are above 20 dB with input power up to −10 dBm without any on-chip or off-chip filtering.
CMOS中采用有源基波抵消的倍频器
本文提出了一种新型的CMOS倍频电路。一个在阈值处偏置的公共源晶体管对用于正负两个周期的输入信号的整流。然后将整流信号相减以产生双频信号。测量结果表明,在−20 ~−10.3 dBm的输入功率范围内,基波抑制大于20 dB。3次和4次谐波抑制在20 dB以上,输入功率高达- 10 dBm,无需片内或片外滤波。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信