Implementation of Ambipolar CNTFET based logic gates and their performance comparison with CNTFET and CMOS based logic gates

Som Kumar Basnat, M. W. Akram, M. Nizamuddin
{"title":"Implementation of Ambipolar CNTFET based logic gates and their performance comparison with CNTFET and CMOS based logic gates","authors":"Som Kumar Basnat, M. W. Akram, M. Nizamuddin","doi":"10.1109/REEDCON57544.2023.10150505","DOIUrl":null,"url":null,"abstract":"Challenges faced by the MOSFETs by scaling down further and further has led to the consideration of novel device (Ambipolar CNTFET) in which channel is intrinsic and has Schottky barrier contacts. Ambipolar CNTFET has back gate which can control the polarity of the device. This in field polarity control can make efficient reconfigurable logic circuits. This work presents the implementation of Ambipolar CNTFET based logic gates such as Inverter, NOR and NAND Gate and extracted different performance parameters such as average power, delay and power delay product and compared it with the conventional CNTFET and CMOS technology. The results show reduction in delay of Ambipolar CNTFET based NOR and NAND gate in comparison to CMOS NOR and NAND gate by 15.48% and 76.93% respectively. An Ambipolar CNTFET is modelled by a circuit consisting of two CNTFETs and two inverters. All the simulation are performed using HSPICE software at 32nm technology node.","PeriodicalId":429116,"journal":{"name":"2023 International Conference on Recent Advances in Electrical, Electronics & Digital Healthcare Technologies (REEDCON)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 International Conference on Recent Advances in Electrical, Electronics & Digital Healthcare Technologies (REEDCON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/REEDCON57544.2023.10150505","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Challenges faced by the MOSFETs by scaling down further and further has led to the consideration of novel device (Ambipolar CNTFET) in which channel is intrinsic and has Schottky barrier contacts. Ambipolar CNTFET has back gate which can control the polarity of the device. This in field polarity control can make efficient reconfigurable logic circuits. This work presents the implementation of Ambipolar CNTFET based logic gates such as Inverter, NOR and NAND Gate and extracted different performance parameters such as average power, delay and power delay product and compared it with the conventional CNTFET and CMOS technology. The results show reduction in delay of Ambipolar CNTFET based NOR and NAND gate in comparison to CMOS NOR and NAND gate by 15.48% and 76.93% respectively. An Ambipolar CNTFET is modelled by a circuit consisting of two CNTFETs and two inverters. All the simulation are performed using HSPICE software at 32nm technology node.
基于双极性CNTFET逻辑门的实现及其与CNTFET和CMOS逻辑门的性能比较
由于mosfet的尺寸越来越小,因此需要考虑一种新型器件(双极性cnfet),该器件的沟道是固有的,并且具有肖特基势垒触点。双极性CNTFET具有后门,可以控制器件的极性。这种磁场极性控制可以制作高效的可重构逻辑电路。本文介绍了基于双极性CNTFET的逻辑门的实现,如逆变器、NOR和NAND门,提取了不同的性能参数,如平均功率、延迟和功率延迟积,并将其与传统CNTFET和CMOS技术进行了比较。结果表明,与CMOS的NOR和NAND门相比,基于双极CNTFET的NOR和NAND门的延迟分别降低了15.48%和76.93%。双极性CNTFET是由两个CNTFET和两个逆变器组成的电路建模的。所有仿真均采用HSPICE软件在32nm工艺节点上进行。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信