Design of a custom standard-cell library for mixed-signal applications in 28 nm CMOS

Jan Plíva, R. Ma, B. Lindner, László Szilágyi, F. Protze, R. Henker, F. Ellinger
{"title":"Design of a custom standard-cell library for mixed-signal applications in 28 nm CMOS","authors":"Jan Plíva, R. Ma, B. Lindner, László Szilágyi, F. Protze, R. Henker, F. Ellinger","doi":"10.1109/ECMSM.2017.7945867","DOIUrl":null,"url":null,"abstract":"In highly-scaled CMOS technologies, analog and digital functionality are often combined into more powerful systems. Implementation of any complex digital circuit requires digital synthesis and therefore a digital standard cell library. Absence of the digital libraries in core design kits provided by the foundries is a significant hurdle for academic institutions to design complex electronic systems. Therefore, design of a custom digital library becomes a necessary step for a successful mixed-signal design. In this paper, the design of such a custom digital library is presented. The library was designed in 28nm CMOS technology and tailored for usage in mixed-signal applications. The composition of available cells and its effect on the performance and area of the synthesized block are discussed. Moreover, different approaches to the transistor dimensioning are compared regarding design effort and performance. To verify the library and the design flow, a serial-to-parallel interface (SPI) demonstrator chip was designed, fabricated and tested. The measurement results correspond to the simulation results and were used to further improve the library and the design process. Finally, the performance of the library is compared to two other digital libraries, one of which is a state-of-the-art commercial library based on high performance 45nm silicon-on-insulator (SOI) CMOS technology. The designed library offers low leakage power and low area consumption while allowing moderate speed which is well suited for the usage in digital control blocks within the mixed-signal systems.","PeriodicalId":358140,"journal":{"name":"2017 IEEE International Workshop of Electronics, Control, Measurement, Signals and their Application to Mechatronics (ECMSM)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE International Workshop of Electronics, Control, Measurement, Signals and their Application to Mechatronics (ECMSM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECMSM.2017.7945867","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

In highly-scaled CMOS technologies, analog and digital functionality are often combined into more powerful systems. Implementation of any complex digital circuit requires digital synthesis and therefore a digital standard cell library. Absence of the digital libraries in core design kits provided by the foundries is a significant hurdle for academic institutions to design complex electronic systems. Therefore, design of a custom digital library becomes a necessary step for a successful mixed-signal design. In this paper, the design of such a custom digital library is presented. The library was designed in 28nm CMOS technology and tailored for usage in mixed-signal applications. The composition of available cells and its effect on the performance and area of the synthesized block are discussed. Moreover, different approaches to the transistor dimensioning are compared regarding design effort and performance. To verify the library and the design flow, a serial-to-parallel interface (SPI) demonstrator chip was designed, fabricated and tested. The measurement results correspond to the simulation results and were used to further improve the library and the design process. Finally, the performance of the library is compared to two other digital libraries, one of which is a state-of-the-art commercial library based on high performance 45nm silicon-on-insulator (SOI) CMOS technology. The designed library offers low leakage power and low area consumption while allowing moderate speed which is well suited for the usage in digital control blocks within the mixed-signal systems.
28纳米CMOS混合信号应用的定制标准单元库设计
在高规模的CMOS技术中,模拟和数字功能通常结合成更强大的系统。任何复杂数字电路的实现都需要数字合成,因此需要数字标准单元库。代工厂提供的核心设计套件中缺少数字图书馆是学术机构设计复杂电子系统的一个重大障碍。因此,定制数字库的设计成为成功的混合信号设计的必要步骤。本文介绍了一个自定义数字图书馆的设计。该库采用28nm CMOS技术设计,专为混合信号应用而定制。讨论了可用单元的组成及其对合成块的性能和面积的影响。此外,对晶体管尺寸的不同方法进行了设计工作量和性能的比较。为了验证该库和设计流程,设计、制作并测试了一个串行并行接口(SPI)演示芯片。测量结果与仿真结果相吻合,并用于进一步改进库和设计过程。最后,将该库的性能与另外两个数字库进行了比较,其中一个是基于高性能45nm绝缘体上硅(SOI) CMOS技术的最先进的商业库。设计的库具有低泄漏功率和低面积消耗,同时允许中等速度,非常适合在混合信号系统中的数字控制块中使用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信