Deflection routing in multi-channel photonic network on chip architecture

Jianxiong Tang, Yaohui Jin, Zhijuan Chang
{"title":"Deflection routing in multi-channel photonic network on chip architecture","authors":"Jianxiong Tang, Yaohui Jin, Zhijuan Chang","doi":"10.1364/ACP.2009.THD3","DOIUrl":null,"url":null,"abstract":"Ultralow-latency and less power consumption have become necessary in multi-processor interconnection network on chip, photonic interconnection as a solution to meet above requirement, provides high performance interconnection on chip. But the photonic network on chip architecture design and performance is limited because photonic interconnection hasn't buffer, photonic network architecture must be designed to relieve this limitation. In this paper, we present a multi-channel photonic network on chip architecture employing deflection routing, optical data packets can inject/eject from processor core by four channels at the same time. Simulation result shows this network architecture has 60% latency decrease compared to generic photonic network on chip, and the photonic network architecture is only consume 7% power of the electronic interconnection network on chip with the same scale.","PeriodicalId":366119,"journal":{"name":"2009 Asia Communications and Photonics conference and Exhibition (ACP)","volume":"2009-Supplement 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-01-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 Asia Communications and Photonics conference and Exhibition (ACP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1364/ACP.2009.THD3","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Ultralow-latency and less power consumption have become necessary in multi-processor interconnection network on chip, photonic interconnection as a solution to meet above requirement, provides high performance interconnection on chip. But the photonic network on chip architecture design and performance is limited because photonic interconnection hasn't buffer, photonic network architecture must be designed to relieve this limitation. In this paper, we present a multi-channel photonic network on chip architecture employing deflection routing, optical data packets can inject/eject from processor core by four channels at the same time. Simulation result shows this network architecture has 60% latency decrease compared to generic photonic network on chip, and the photonic network architecture is only consume 7% power of the electronic interconnection network on chip with the same scale.
片上多通道光子网络中的偏转路由
超低延迟和低功耗已成为多处理器互连片上网络的必要条件,光子互连作为满足上述要求的解决方案,提供了高性能的片上互连。但是由于光子互连没有缓冲器,光子网络的片上结构设计和性能受到限制,必须设计光子网络结构来缓解这一限制。本文提出了一种采用偏转路由的多通道片上光子网络架构,光数据包可以通过四个通道同时从处理器核心注入/退出。仿真结果表明,该网络架构比一般的片上光子网络延迟降低了60%,且功耗仅为同等规模的片上电子互连网络的7%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信