U. A. Kumar, Ratna Kumari Chintakunta, Surinder Kumar, K. Jamal, Syed Ershad Ahmed
{"title":"Approximate Multiplier Architectures for Error Resilient Applications","authors":"U. A. Kumar, Ratna Kumari Chintakunta, Surinder Kumar, K. Jamal, Syed Ershad Ahmed","doi":"10.1109/iSES52644.2021.00031","DOIUrl":null,"url":null,"abstract":"Approximate computing is an emerging paradigm to achieve substantial improvement in the area, speed, and power in image processing applications where exact computation is not required. This paper proposes new approximate unsigned multiplier architectures which aim to reduce the power consumption and area with better accuracy. For the 8-bit multiplier scheme, experimental results show an improvement of 41.4% and 34.02% in power and area respectively, when the proposed design is compared against the exact design, and 22.88% and 26.72% respectively when compared against other approximate designs, without compromising on the accuracy.","PeriodicalId":293167,"journal":{"name":"2021 IEEE International Symposium on Smart Electronic Systems (iSES) (Formerly iNiS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE International Symposium on Smart Electronic Systems (iSES) (Formerly iNiS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/iSES52644.2021.00031","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
Approximate computing is an emerging paradigm to achieve substantial improvement in the area, speed, and power in image processing applications where exact computation is not required. This paper proposes new approximate unsigned multiplier architectures which aim to reduce the power consumption and area with better accuracy. For the 8-bit multiplier scheme, experimental results show an improvement of 41.4% and 34.02% in power and area respectively, when the proposed design is compared against the exact design, and 22.88% and 26.72% respectively when compared against other approximate designs, without compromising on the accuracy.