Implementation of an area efficient data converter with increased effective number of bits

G. JyothishChandran, Shajimon K. John
{"title":"Implementation of an area efficient data converter with increased effective number of bits","authors":"G. JyothishChandran, Shajimon K. John","doi":"10.1109/ISDA.2012.6416616","DOIUrl":null,"url":null,"abstract":"Data converters, ADCs and DACs, interface the real world of analog signals to the digital domain. They can be classified as `Nyquist rate converters' and `Over sampled converters'. Former operates at a sampling rate of twice the input signal frequency. They do not make use of the advantages of exceptional high speeds achieved in the current VLSI technology. Also the limitations in matching accuracy of the analog circuits needed in this type, limits their accuracy to an effective number of bits (ENOB) of 12 to 14 bits for various implementations. Over sampling data converters uses sampling rate much higher than Nyquist rate, typically higher by a factor between 8 and 512 or higher. They can achieve over 20 ENOB resolution at reasonably high conversion speeds. The engine behind this over sampling converter is a delta-sigma modulator. The main advantage of delta sigma modulator is that they offer a very good separation of input signal from the quantisation noise due to the over sampling process and noise shaping. The Signal to noise ratio (SNR) for a Nyquist rate converter depends on the number of bits of the converter. In this type SNR can be increased by approximately 6dB per bit. In over sampling converters the SNR depends on the depth of oversampling also, which is specified as `Oversampling ratio' (OSR). Theoretically, for each doubling in sampling rate SNR can be be improved by a factor of 3dB, which corresponds to a half bit increment in Nyquist rate converters. Thus without increasing chip area SNR is increased. In this paper a 10 bit delta sigma DAC is implemented and SNR was measured with various sinusoids at different over sampling ratios. To reduce the number of transistors in the implementation, Minimal energy dual bit adder (MEDB adder) is used.","PeriodicalId":370150,"journal":{"name":"2012 12th International Conference on Intelligent Systems Design and Applications (ISDA)","volume":"34 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 12th International Conference on Intelligent Systems Design and Applications (ISDA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISDA.2012.6416616","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Data converters, ADCs and DACs, interface the real world of analog signals to the digital domain. They can be classified as `Nyquist rate converters' and `Over sampled converters'. Former operates at a sampling rate of twice the input signal frequency. They do not make use of the advantages of exceptional high speeds achieved in the current VLSI technology. Also the limitations in matching accuracy of the analog circuits needed in this type, limits their accuracy to an effective number of bits (ENOB) of 12 to 14 bits for various implementations. Over sampling data converters uses sampling rate much higher than Nyquist rate, typically higher by a factor between 8 and 512 or higher. They can achieve over 20 ENOB resolution at reasonably high conversion speeds. The engine behind this over sampling converter is a delta-sigma modulator. The main advantage of delta sigma modulator is that they offer a very good separation of input signal from the quantisation noise due to the over sampling process and noise shaping. The Signal to noise ratio (SNR) for a Nyquist rate converter depends on the number of bits of the converter. In this type SNR can be increased by approximately 6dB per bit. In over sampling converters the SNR depends on the depth of oversampling also, which is specified as `Oversampling ratio' (OSR). Theoretically, for each doubling in sampling rate SNR can be be improved by a factor of 3dB, which corresponds to a half bit increment in Nyquist rate converters. Thus without increasing chip area SNR is increased. In this paper a 10 bit delta sigma DAC is implemented and SNR was measured with various sinusoids at different over sampling ratios. To reduce the number of transistors in the implementation, Minimal energy dual bit adder (MEDB adder) is used.
一种增加有效位数的区域高效数据转换器的实现
数据转换器,adc和dac,将真实世界的模拟信号连接到数字域。它们可以分为“奈奎斯特速率转换器”和“过采样转换器”。前者的采样率为输入信号频率的两倍。它们没有利用当前VLSI技术中实现的超高速优势。此外,这种类型所需的模拟电路的匹配精度的限制,将其精度限制在各种实现的有效位数(ENOB)为12至14位。过采样数据转换器使用的采样率比奈奎斯特率高得多,通常高出8到512倍或更高。它们可以在相当高的转换速度下实现超过20enob的分辨率。这个过采样转换器背后的引擎是一个δ - σ调制器。δ σ调制器的主要优点是,由于过采样过程和噪声整形,它们提供了非常好的输入信号与量化噪声分离。奈奎斯特速率转换器的信噪比(SNR)取决于转换器的位数。在这种类型中,信噪比可以每比特增加约6dB。在过采样转换器中,信噪比也取决于过采样的深度,即“过采样比”(OSR)。理论上,采样率每增加一倍,信噪比可以提高3dB,这相当于奈奎斯特速率转换器的半比特增量。因此,在不增加芯片面积的情况下,提高了信噪比。本文实现了一个10位δ σ DAC,并在不同过采样比下测量了各种正弦信号的信噪比。为了减少实现中的晶体管数量,采用了最小能量双比特加法器(MEDB加法器)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信