A reference spur estimation method for integer-N PLLs

Bo Wang, Jinhai Zhang, E. Ngoya
{"title":"A reference spur estimation method for integer-N PLLs","authors":"Bo Wang, Jinhai Zhang, E. Ngoya","doi":"10.1109/ASICON.2013.6811884","DOIUrl":null,"url":null,"abstract":"The reference spur level is one of the big challenges during the PLL design. Caused by many reasons such as the timing/current mismatch and the leakage current from the PFD/CP and loop filter (LF), the reference spur is hard to be predicted. Using the novel open-loop algorithm instead of the traditional close-loop method, the proposed method allows for the quick prediction of the spur level during the design of the PLL building blocks, i.e., before the end of full PLL. In this paper, the spur transfer function is derived, and the method is implemented in Verilog-A. The prediction results match well with the close-loop transistor-level simulation.","PeriodicalId":150654,"journal":{"name":"2013 IEEE 10th International Conference on ASIC","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 10th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASICON.2013.6811884","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

The reference spur level is one of the big challenges during the PLL design. Caused by many reasons such as the timing/current mismatch and the leakage current from the PFD/CP and loop filter (LF), the reference spur is hard to be predicted. Using the novel open-loop algorithm instead of the traditional close-loop method, the proposed method allows for the quick prediction of the spur level during the design of the PLL building blocks, i.e., before the end of full PLL. In this paper, the spur transfer function is derived, and the method is implemented in Verilog-A. The prediction results match well with the close-loop transistor-level simulation.
整数n环的参考杂散估计方法
参考杂散电平是锁相环设计中的一大难题。由于时间/电流失配、PFD/CP和环路滤波器(LF)漏电流等多种原因,使得参考杂散难以预测。采用新颖的开环算法代替传统的闭环方法,该方法可以在锁相环构建模块的设计过程中,即在全锁相环结束之前快速预测杂散电平。本文推导了脉冲传递函数,并在Verilog-A中实现了该方法。预测结果与闭环晶体管级仿真结果吻合较好。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信