Transforming sequential logic in digital CMOS ICs for voltage and I/sub DDQ/ testing

M. Sachdev
{"title":"Transforming sequential logic in digital CMOS ICs for voltage and I/sub DDQ/ testing","authors":"M. Sachdev","doi":"10.1109/EDTC.1994.326851","DOIUrl":null,"url":null,"abstract":"To ensure the functionality, quality and reliability of digital CMOS ICs, the conventional logic testing and I/sub DDQ/ testing are recognized as absolute test requirements. However, some of the bridging defects in sequential circuits are not detected by I/sub DDQ/. Furthermore, for complex devices, even scan based logic testing can be expensive. In this paper, a new concept of transforming sequential logic into purely combinational logic is described. With the help of the proposed method complete sequential logic is voltage and I/sub DDQ/ tested in four test vectors.<<ETX>>","PeriodicalId":244297,"journal":{"name":"Proceedings of European Design and Test Conference EDAC-ETC-EUROASIC","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-02-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of European Design and Test Conference EDAC-ETC-EUROASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDTC.1994.326851","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

Abstract

To ensure the functionality, quality and reliability of digital CMOS ICs, the conventional logic testing and I/sub DDQ/ testing are recognized as absolute test requirements. However, some of the bridging defects in sequential circuits are not detected by I/sub DDQ/. Furthermore, for complex devices, even scan based logic testing can be expensive. In this paper, a new concept of transforming sequential logic into purely combinational logic is described. With the help of the proposed method complete sequential logic is voltage and I/sub DDQ/ tested in four test vectors.<>
转换数字CMOS中的顺序逻辑,用于电压和I/sub DDQ/测试
为了保证数字CMOS ic的功能、质量和可靠性,传统的逻辑测试和I/sub DDQ/测试被认为是绝对的测试要求。然而,顺序电路中的一些桥接缺陷不能被I/sub DDQ/检测到。此外,对于复杂的设备,即使是基于扫描的逻辑测试也可能是昂贵的。本文提出了一个将序列逻辑转化为纯组合逻辑的新概念。在此方法的帮助下,完成了顺序逻辑的电压和I/sub DDQ/四个测试向量的测试
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信