A 10-bit pipelined ADC for high speed, low power applications

Shang-Ching Dong, B. Carlson
{"title":"A 10-bit pipelined ADC for high speed, low power applications","authors":"Shang-Ching Dong, B. Carlson","doi":"10.1109/ACSSC.1997.680543","DOIUrl":null,"url":null,"abstract":"A pipelined ADC is presented in which the key component, the comparator, is designed using a latch structure which decreases the settling time and minimizes static power dissipation. Offset errors caused by device mismatch are cancelled using an autozeroing technique. The gain cell and subtractor is designed using a differential mode source follower to maximize the speed and minimize the power consumption and die area. The automatic gain calibration scheme is addressed. The circuit implementation enables operation at a 20 MHz sampling rate with only 25 mW average power dissipation. It achieves 10-bit resolution with the die area being less than 0.8 mm/sup 2/ in a 0.8 /spl mu/m technology.","PeriodicalId":240431,"journal":{"name":"Conference Record of the Thirty-First Asilomar Conference on Signals, Systems and Computers (Cat. No.97CB36136)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-11-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Conference Record of the Thirty-First Asilomar Conference on Signals, Systems and Computers (Cat. No.97CB36136)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ACSSC.1997.680543","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

A pipelined ADC is presented in which the key component, the comparator, is designed using a latch structure which decreases the settling time and minimizes static power dissipation. Offset errors caused by device mismatch are cancelled using an autozeroing technique. The gain cell and subtractor is designed using a differential mode source follower to maximize the speed and minimize the power consumption and die area. The automatic gain calibration scheme is addressed. The circuit implementation enables operation at a 20 MHz sampling rate with only 25 mW average power dissipation. It achieves 10-bit resolution with the die area being less than 0.8 mm/sup 2/ in a 0.8 /spl mu/m technology.
用于高速、低功耗应用的10位流水线ADC
提出了一种流水线ADC,其中关键元件比较器采用锁存结构设计,减少了稳定时间,最大限度地减少了静态功耗。由器件不匹配引起的偏移误差使用自动调零技术消除。增益单元和减法器采用差分模源从动器设计,以最大限度地提高速度,最小化功耗和模具面积。讨论了自动增益校准方案。电路实现使工作在20 MHz的采样率,只有25 mW的平均功耗。它以0.8 /spl mu/m的技术实现了10位分辨率,芯片面积小于0.8 mm/sup / 2/。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信