CMOS compatible MIM decoupling capacitor with reliable sub-nm EOT high-k stacks for the 7 nm node and beyond

T. Ando, E. Cartier, P. Jamison, A. Pyzyna, S. Kim, J. Bruley, K. Chung, H. Shobha, I. Estrada-Raygoza, H. Tang, S. Kanakasabapathy, T. Spooner, L. Clevenger, G. Bonilla, H. Jagannathan, V. Narayanan
{"title":"CMOS compatible MIM decoupling capacitor with reliable sub-nm EOT high-k stacks for the 7 nm node and beyond","authors":"T. Ando, E. Cartier, P. Jamison, A. Pyzyna, S. Kim, J. Bruley, K. Chung, H. Shobha, I. Estrada-Raygoza, H. Tang, S. Kanakasabapathy, T. Spooner, L. Clevenger, G. Bonilla, H. Jagannathan, V. Narayanan","doi":"10.1109/IEDM.2016.7838382","DOIUrl":null,"url":null,"abstract":"We demonstrate a record-low EOT (equivalent oxide thickness) of 0.8 nm for a metal-insulator-metal (MIM) decoupling capacitor, which is compatible with back-end-of-line (BEOL) processing. This results in 2-plate MIM capacitance density of 43 fF/um2, and leakage current density (Jg) of 5 fA/um2 at 1V, 125 oC. Moreover, we identify that symmetry of CV/IV/TDDB characteristics for both positive and negative bias polarities is a key consideration for stacking more than one MIM capacitor for further capacitance density increase. We develop a novel tri-layer high-k stack with buffer layers between HfO2 and metal electrodes, which substantially improves the electrical bias symmetry, and achieve Vuse = 1.32 V (10 yr/1 ppm/1 cm2/125 oC) at EOT = 0.8 nm. These results should support record stacked-MIM (> 2-plate) capacitance densities, with sub-nm EOT, for the 7 nm node and beyond.","PeriodicalId":186544,"journal":{"name":"2016 IEEE International Electron Devices Meeting (IEDM)","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE International Electron Devices Meeting (IEDM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.2016.7838382","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

We demonstrate a record-low EOT (equivalent oxide thickness) of 0.8 nm for a metal-insulator-metal (MIM) decoupling capacitor, which is compatible with back-end-of-line (BEOL) processing. This results in 2-plate MIM capacitance density of 43 fF/um2, and leakage current density (Jg) of 5 fA/um2 at 1V, 125 oC. Moreover, we identify that symmetry of CV/IV/TDDB characteristics for both positive and negative bias polarities is a key consideration for stacking more than one MIM capacitor for further capacitance density increase. We develop a novel tri-layer high-k stack with buffer layers between HfO2 and metal electrodes, which substantially improves the electrical bias symmetry, and achieve Vuse = 1.32 V (10 yr/1 ppm/1 cm2/125 oC) at EOT = 0.8 nm. These results should support record stacked-MIM (> 2-plate) capacitance densities, with sub-nm EOT, for the 7 nm node and beyond.
CMOS兼容MIM去耦电容器,具有可靠的亚纳米EOT高k堆栈,适用于7纳米及以上节点
我们证明了金属-绝缘体-金属(MIM)去耦电容器的EOT(等效氧化物厚度)为0.8 nm,这与后端线(BEOL)工艺兼容。这导致2板MIM电容密度为43 fF/um2,泄漏电流密度(Jg)为5 fA/um2在1V, 125 oC。此外,我们还发现,CV/IV/TDDB特性的正负偏置极性对称性是堆叠多个MIM电容器以进一步提高电容密度的关键考虑因素。我们开发了一种新型的三层高k堆叠,在HfO2和金属电极之间有缓冲层,这大大提高了电偏置对称性,并在EOT = 0.8 nm时实现了Vuse = 1.32 V (10 yr/1 ppm/1 cm2/125 oC)。这些结果应该支持记录的堆叠- mim (> 2-plate)电容密度,具有亚纳米的EOT,适用于7纳米及以上节点。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信