Min-su Kim, W. Choi, Jong-Woo Kim, Chunghee Kim, Jae-Hyuk Oh, B. Kong
{"title":"Dynamic Differential Flip-Flop without Explicit Output Latching Stage for High-Speed SoC","authors":"Min-su Kim, W. Choi, Jong-Woo Kim, Chunghee Kim, Jae-Hyuk Oh, B. Kong","doi":"10.1109/icecs53924.2021.9665559","DOIUrl":null,"url":null,"abstract":"In this paper, a novel high-speed dynamic differential flip-flop to provide an edge-triggered operation without an explicit output latching stage is proposed. Due to the elimination of the output latching stage, the proposed differential flip-flop can provide a significantly reduced falling data-to-output (DQ) latency and even a negative rising DQ latency under a certain condition. A novel pipelining scheme with the proposed flip-flops is also proposed to exploit the negative latency feature to further improve the switching performance. The comparison results in a 65 nm CMOS process indicate that the worst-case DQ latency of the proposed flip-flop is reduced by up to 61% and the energy-delay product is improved by up to 69% as compared to conventional differential flip-flops. The results also indicate that the throughput provided by the proposed pipelining scheme is improved by up to 21%.","PeriodicalId":448558,"journal":{"name":"2021 28th IEEE International Conference on Electronics, Circuits, and Systems (ICECS)","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 28th IEEE International Conference on Electronics, Circuits, and Systems (ICECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/icecs53924.2021.9665559","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
In this paper, a novel high-speed dynamic differential flip-flop to provide an edge-triggered operation without an explicit output latching stage is proposed. Due to the elimination of the output latching stage, the proposed differential flip-flop can provide a significantly reduced falling data-to-output (DQ) latency and even a negative rising DQ latency under a certain condition. A novel pipelining scheme with the proposed flip-flops is also proposed to exploit the negative latency feature to further improve the switching performance. The comparison results in a 65 nm CMOS process indicate that the worst-case DQ latency of the proposed flip-flop is reduced by up to 61% and the energy-delay product is improved by up to 69% as compared to conventional differential flip-flops. The results also indicate that the throughput provided by the proposed pipelining scheme is improved by up to 21%.