A programmable multistage half-band FIR decimator for input data rates up to 2.56 MSPS

T. Yoshida, H. Kobayashi
{"title":"A programmable multistage half-band FIR decimator for input data rates up to 2.56 MSPS","authors":"T. Yoshida, H. Kobayashi","doi":"10.1109/IMTC.1990.66006","DOIUrl":null,"url":null,"abstract":"A multistage half-band FIR (finite impulse response) decimator has been implemented on a 40000-gate, 1.5- mu m CMOS gate array, which dissipates 1.5 W at a clock rate of 25.6 MHz (a sampling rate of 2.56 MHz). The filter handles 20-b, 2.56-M sample/s input data. It has been tested for frequency shifting and zooming in a prototype FFT (fast Fourier transform) spectrum analyzer and has increased the frequency resolution by up to 2/sup 17/ times without aliasing, resulting in frequency resolution on the order of 20 mHz; it has a 96-dB dynamic range.<<ETX>>","PeriodicalId":404761,"journal":{"name":"7th IEEE Conference on Instrumentation and Measurement Technology","volume":"76 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1990-02-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"7th IEEE Conference on Instrumentation and Measurement Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMTC.1990.66006","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A multistage half-band FIR (finite impulse response) decimator has been implemented on a 40000-gate, 1.5- mu m CMOS gate array, which dissipates 1.5 W at a clock rate of 25.6 MHz (a sampling rate of 2.56 MHz). The filter handles 20-b, 2.56-M sample/s input data. It has been tested for frequency shifting and zooming in a prototype FFT (fast Fourier transform) spectrum analyzer and has increased the frequency resolution by up to 2/sup 17/ times without aliasing, resulting in frequency resolution on the order of 20 mHz; it has a 96-dB dynamic range.<>
可编程多级半带FIR抽取器,输入数据速率高达2.56 MSPS
在40000门、1.5 μ m CMOS门阵列上实现了多级半带FIR(有限脉冲响应)decimator,其时钟频率为25.6 MHz(采样率为2.56 MHz),功耗为1.5 W。滤波器处理20-b, 2.56 m采样/s输入数据。它已经在原型FFT(快速傅立叶变换)频谱分析仪中进行了频移和缩放测试,并在没有混叠的情况下将频率分辨率提高了2/sup 17/倍,从而获得了20 mHz的频率分辨率;它有一个96分贝的动态范围
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信