A 360μW Vernier Time-to-Digital Converter for ADPLL in IoT Applications

Yongxin Xu, N. Yan, Lei Ma, Hao Min
{"title":"A 360μW Vernier Time-to-Digital Converter for ADPLL in IoT Applications","authors":"Yongxin Xu, N. Yan, Lei Ma, Hao Min","doi":"10.1109/CICTA.2018.8706129","DOIUrl":null,"url":null,"abstract":"An improved Vernier time-to-digital converter (TDC) with overflow bits is designed for low power applications. The overflow bits are added to the Vernier-TDC to reduce the stages of the TDC, thus saving power. A digital-to-time convertor is employed to realize the fractional division and reduce the stages of TDC. Fabricated in 55-nm CMOS, TDC together with DTC consumes only 360 μW when operating at 24 MHz. With the help of the TDC, the ADPLL achieves 1.69-psrms jitter with a 24-MHz reference clock and a 1.8GHz output RF clock.","PeriodicalId":186840,"journal":{"name":"2018 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICTA.2018.8706129","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

An improved Vernier time-to-digital converter (TDC) with overflow bits is designed for low power applications. The overflow bits are added to the Vernier-TDC to reduce the stages of the TDC, thus saving power. A digital-to-time convertor is employed to realize the fractional division and reduce the stages of TDC. Fabricated in 55-nm CMOS, TDC together with DTC consumes only 360 μW when operating at 24 MHz. With the help of the TDC, the ADPLL achieves 1.69-psrms jitter with a 24-MHz reference clock and a 1.8GHz output RF clock.
物联网应用中用于ADPLL的360μW游标时间-数字转换器
一种改进的带有溢出位的游标时间-数字转换器(TDC)设计用于低功耗应用。在游标TDC中加入溢出位,减少了TDC的级数,从而节省了功率。采用数时转换器实现分数分法,降低了瞬时直流的阶数。在55nm CMOS中,TDC和DTC在24mhz下的功耗仅为360 μW。在TDC的帮助下,ADPLL通过24 mhz参考时钟和1.8GHz输出RF时钟实现了1.69 psrms的抖动。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信