High Speed Efficient Multiplier Design using Reversible Gates

N. Radha, M. Maheswari
{"title":"High Speed Efficient Multiplier Design using Reversible Gates","authors":"N. Radha, M. Maheswari","doi":"10.1109/ICCCI.2018.8441326","DOIUrl":null,"url":null,"abstract":"Now-$a$-days, reversible logic is getting huge interest among the IC designer because it consumes less power. Reversible logic has been found in applications like Digital signal processing, DNA and quantum computing and high speed VLSI design. The implementation of reversible logic contains number of reversible logic gates. In this work, a multiplier is designed using HNG gate. An efficient high speed multiplier has been proposed using verilog coding and Cadence 180 nm technology is used for its implementation. Compared to the existing multiplier, the proposed multiplier consumes less power and comparatively less quantum cost. Hence, the proposed multiplier results in less power consumption without sacrificing the speed.","PeriodicalId":141663,"journal":{"name":"2018 International Conference on Computer Communication and Informatics (ICCCI)","volume":"49 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 International Conference on Computer Communication and Informatics (ICCCI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCCI.2018.8441326","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

Now-$a$-days, reversible logic is getting huge interest among the IC designer because it consumes less power. Reversible logic has been found in applications like Digital signal processing, DNA and quantum computing and high speed VLSI design. The implementation of reversible logic contains number of reversible logic gates. In this work, a multiplier is designed using HNG gate. An efficient high speed multiplier has been proposed using verilog coding and Cadence 180 nm technology is used for its implementation. Compared to the existing multiplier, the proposed multiplier consumes less power and comparatively less quantum cost. Hence, the proposed multiplier results in less power consumption without sacrificing the speed.
采用可逆门的高速高效倍增器设计
现在-$ $ $天,可逆逻辑引起了IC设计者的极大兴趣,因为它消耗更少的功率。可逆逻辑已经在数字信号处理、DNA和量子计算以及高速VLSI设计等应用中被发现。可逆逻辑的实现包含若干个可逆逻辑门。在本工作中,利用HNG栅极设计了一个乘法器。提出了一种基于verilog编码的高效高速乘法器,并采用Cadence 180 nm技术实现。与现有的乘法器相比,所提出的乘法器功耗更低,量子成本相对更低。因此,所提出的乘法器在不牺牲速度的情况下降低了功耗。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信