Achieving Minimal PDN Impedance, SSN and Jitter on PCB with Embedded Capacitance Material

Chang Fei Yee
{"title":"Achieving Minimal PDN Impedance, SSN and Jitter on PCB with Embedded Capacitance Material","authors":"Chang Fei Yee","doi":"10.1109/RFM.2018.8846556","DOIUrl":null,"url":null,"abstract":"In this paper, the imperativeness of low power distribution network (PDN) impedance on printed circuit board (PCB) with high frequency signals operating at hundreds of Mega-Hz range and the impact of embedded capacitance material (ECM) in minimizing wideband PDN impedance are discussed. The study to compare the performance of PCB with ECM versus conventional dielectric FR4 material was conducted with post-layout power integrity simulation using Keysight ADS on the power net of interest, followed by measurement of PDN impedance and simultaneous switching noise (SSN) using network analyzer (VNA) and oscilloscope respectively on prototype PCB. Lastly, eye diagram and jitter of the high frequency clock signal on the PCB are observed. The correlated simulation and measurement results are presented and discussed in the later section of this paper.","PeriodicalId":111726,"journal":{"name":"2018 IEEE International RF and Microwave Conference (RFM)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE International RF and Microwave Conference (RFM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFM.2018.8846556","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

In this paper, the imperativeness of low power distribution network (PDN) impedance on printed circuit board (PCB) with high frequency signals operating at hundreds of Mega-Hz range and the impact of embedded capacitance material (ECM) in minimizing wideband PDN impedance are discussed. The study to compare the performance of PCB with ECM versus conventional dielectric FR4 material was conducted with post-layout power integrity simulation using Keysight ADS on the power net of interest, followed by measurement of PDN impedance and simultaneous switching noise (SSN) using network analyzer (VNA) and oscilloscope respectively on prototype PCB. Lastly, eye diagram and jitter of the high frequency clock signal on the PCB are observed. The correlated simulation and measurement results are presented and discussed in the later section of this paper.
利用嵌入式电容材料在PCB上实现最小PDN阻抗、SSN和抖动
本文讨论了在数百兆赫频率范围内工作的高频信号印刷电路板(PCB)上低功率配电网络(PDN)阻抗的必要性,以及嵌入式电容材料(ECM)对降低宽带PDN阻抗的影响。通过Keysight ADS在目标电网上进行布局后功率完整性仿真,比较了ECM与传统介电FR4材料PCB的性能,然后分别在原型PCB上使用网络分析仪(VNA)和示波器测量了PDN阻抗和同时开关噪声(SSN)。最后,观察了PCB上高频时钟信号的眼动图和抖动。相关的仿真和测量结果将在本文的后面部分给出并讨论。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信