{"title":"A Code Width Built-In-Self Test Circuit for 8-bit Pipelined ADC","authors":"A. Barua, Mohammad Tausiff","doi":"10.1109/ICSEng.2011.58","DOIUrl":null,"url":null,"abstract":"This paper presents a novel built-in-self-test (BIST) scheme based on code-width and sample difference. The proposed BIST scheme is applied on 8-bit pipelined ADC (Analog to Digital Converter). An 8-bit pipelined ADC is designed. This pipelined ADC uses analog preprocessing to divide the input signal range into sub-intervals and amplification of a residue signal for further processing in the subsequent stages. The realization of the preprocessing stages has been implemented using switched-capacitor circuits. The proposed BIST scheme is verified by simulation of 8 bit pipelined ADC with arbitrary faults. The proposed method is alternative to histogram based analysis techniques to provide test time improvements. In addition to the measurement of DNL (Differential Non Linearity) and INL (Integral Non Linearity), non monotonic behavior and missing code fault have been detected.","PeriodicalId":387483,"journal":{"name":"2011 21st International Conference on Systems Engineering","volume":"53 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-08-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 21st International Conference on Systems Engineering","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSEng.2011.58","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6
Abstract
This paper presents a novel built-in-self-test (BIST) scheme based on code-width and sample difference. The proposed BIST scheme is applied on 8-bit pipelined ADC (Analog to Digital Converter). An 8-bit pipelined ADC is designed. This pipelined ADC uses analog preprocessing to divide the input signal range into sub-intervals and amplification of a residue signal for further processing in the subsequent stages. The realization of the preprocessing stages has been implemented using switched-capacitor circuits. The proposed BIST scheme is verified by simulation of 8 bit pipelined ADC with arbitrary faults. The proposed method is alternative to histogram based analysis techniques to provide test time improvements. In addition to the measurement of DNL (Differential Non Linearity) and INL (Integral Non Linearity), non monotonic behavior and missing code fault have been detected.