{"title":"Pre-Layout Estimation of Interconnect Lengths for Digital Integrated Circuits","authors":"Shweta N. Shah, N. Mansouri, A. Núñez-Aldana","doi":"10.1109/CONIELECOMP.2006.48","DOIUrl":null,"url":null,"abstract":"Interconnect lengths have become a dominant factor in the design of integrated circuits. The parasitics associated with interconnects account for a significant part of the noise, delay and power associated with a signal. The estimation of interconnect lengths prior to placement helps in determining the performance of the circuit early in the design phase. Such estimations can provide circuit optimizations by re-ordering of logic blocks and thus reduce iterations between layout and synthesis. This paper presents a methodology to estimate the individual interconnect lengths in digital ICs, prior to layout. Estimations are from gate level netlist, and properties of a standard cell library. Various layouts have been studied to observe typical placement and routing patterns and these have been incorporated into our estimation methodology. Results obtained from the implementation of the methodology presented were compared with detailed routing wire lengths obtained after actual synthesis of the gate level netlist.","PeriodicalId":371526,"journal":{"name":"16th International Conference on Electronics, Communications and Computers (CONIELECOMP'06)","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-02-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"16th International Conference on Electronics, Communications and Computers (CONIELECOMP'06)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CONIELECOMP.2006.48","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
Interconnect lengths have become a dominant factor in the design of integrated circuits. The parasitics associated with interconnects account for a significant part of the noise, delay and power associated with a signal. The estimation of interconnect lengths prior to placement helps in determining the performance of the circuit early in the design phase. Such estimations can provide circuit optimizations by re-ordering of logic blocks and thus reduce iterations between layout and synthesis. This paper presents a methodology to estimate the individual interconnect lengths in digital ICs, prior to layout. Estimations are from gate level netlist, and properties of a standard cell library. Various layouts have been studied to observe typical placement and routing patterns and these have been incorporated into our estimation methodology. Results obtained from the implementation of the methodology presented were compared with detailed routing wire lengths obtained after actual synthesis of the gate level netlist.