All digital, 1 GHz, clock phase control circuit

G. Sauter
{"title":"All digital, 1 GHz, clock phase control circuit","authors":"G. Sauter","doi":"10.1109/NAECON.1991.165742","DOIUrl":null,"url":null,"abstract":"The author describes a novel method for solving the problem of interconnectivity for a pulse code modulation (PCM) system using a distributed master clock. This system requires that two digital data streams, coming from two stations and each operating at 0.5 to 1.0 Gb/s, with unknown clock phases be combined into one data stream and sent to a third station. The clock signals are all generated by a master clock and sent to each station, where they are recovered and used to encode the data from each station. The transit time plus the variation in transit time to each station is different and uncontrolled. The demonstrated solution involves comparing the phase of the clock from the returning data stream with the master clock phase and adjusting a phasing delay accordingly. An all-digital implementation of this solution was fabricated and operated at frequencies in excess of 1 GHz with a phase resolution of 120 ps.<<ETX>>","PeriodicalId":247766,"journal":{"name":"Proceedings of the IEEE 1991 National Aerospace and Electronics Conference NAECON 1991","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1991-05-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the IEEE 1991 National Aerospace and Electronics Conference NAECON 1991","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NAECON.1991.165742","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The author describes a novel method for solving the problem of interconnectivity for a pulse code modulation (PCM) system using a distributed master clock. This system requires that two digital data streams, coming from two stations and each operating at 0.5 to 1.0 Gb/s, with unknown clock phases be combined into one data stream and sent to a third station. The clock signals are all generated by a master clock and sent to each station, where they are recovered and used to encode the data from each station. The transit time plus the variation in transit time to each station is different and uncontrolled. The demonstrated solution involves comparing the phase of the clock from the returning data stream with the master clock phase and adjusting a phasing delay accordingly. An all-digital implementation of this solution was fabricated and operated at frequencies in excess of 1 GHz with a phase resolution of 120 ps.<>
全数字,1ghz,时钟相位控制电路
提出了一种利用分布式主时钟解决脉冲编码调制(PCM)系统互连问题的新方法。该系统要求将两个时钟相位未知的数字数据流合并为一个数据流,并发送到第三个站点,这些数据流分别来自两个站点,每个站点的运行速度为0.5至1.0 Gb/s。时钟信号都是由主时钟产生并发送到每个站点,在那里它们被恢复并用于编码来自每个站点的数据。运输时间加上到各车站的运输时间的变化是不同的和不受控制的。所演示的解决方案涉及将返回数据流的时钟相位与主时钟相位进行比较,并相应地调整相位延迟。该解决方案的全数字实现被制造出来,并在超过1ghz的频率下工作,相位分辨率为120ps。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信