A low power, high dynamic range and area efficient cyclic on-chip delay measurement architecture

R. Krishnamurthy, M. Hashmi
{"title":"A low power, high dynamic range and area efficient cyclic on-chip delay measurement architecture","authors":"R. Krishnamurthy, M. Hashmi","doi":"10.1109/ICM.2014.7071807","DOIUrl":null,"url":null,"abstract":"In this paper, a crossover based delay mechanism accompanied with a circular vernier delay line architecture is proposed to measure path delays. Measurement of propagation delays on critical path with an on-chip circuit has the potential of detecting small delay defects even when the integrated circuit is in operation. The new architecture drastically reduces the count of delay stages to achieve a large measurement range without reducing the measurement resolution. It achieves a maximum range of 100ns at 5M samples/s with a resolution of 10ps, while consuming 8.21mW power and has an area of .023mm2 in 180nm CMOS technology.","PeriodicalId":107354,"journal":{"name":"2014 26th International Conference on Microelectronics (ICM)","volume":"37 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 26th International Conference on Microelectronics (ICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2014.7071807","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this paper, a crossover based delay mechanism accompanied with a circular vernier delay line architecture is proposed to measure path delays. Measurement of propagation delays on critical path with an on-chip circuit has the potential of detecting small delay defects even when the integrated circuit is in operation. The new architecture drastically reduces the count of delay stages to achieve a large measurement range without reducing the measurement resolution. It achieves a maximum range of 100ns at 5M samples/s with a resolution of 10ps, while consuming 8.21mW power and has an area of .023mm2 in 180nm CMOS technology.
一种低功耗、高动态范围、面积高效的片上循环时延测量体系结构
本文提出了一种基于交叉的延迟机制和圆形游标延迟线结构来测量路径延迟。用片上电路测量关键路径上的传播延迟,即使在集成电路工作时也能检测到小的延迟缺陷。新架构大大减少了延迟级的数量,在不降低测量分辨率的情况下实现了大的测量范围。它在5M采样/s下的最大范围为100ns,分辨率为10ps,功耗为8.21mW,采用180nm CMOS技术,面积为0.023 mm2。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信