Digital RF processing system for Hardware-in-the-Loop simulation

SA Piyaratna, Ninh T. Duong, Joel Carr, D. Bird, S. Kennedy, A. Udina, Patrick Jenkinson
{"title":"Digital RF processing system for Hardware-in-the-Loop simulation","authors":"SA Piyaratna, Ninh T. Duong, Joel Carr, D. Bird, S. Kennedy, A. Udina, Patrick Jenkinson","doi":"10.1109/RADAR.2013.6652048","DOIUrl":null,"url":null,"abstract":"This paper presents the design of the Digital RF Processing (DRFP) system for generating many of the RF effects within the Advanced Radar Environment Simulator (ARES) Hardware-in-the-Loop system developed within the Hardware-in-the-Loop Technology and Simulation Group (HTS) of Weapons Systems Division (WSD), DSTO. This system is based on Digital RF Memory (DRFM) technology. The DRFM signal processing is performed on a digitised signal on a commercial-off-the-shelf (COTS) Field Programmable Gate Array (FPGA) hardware board. The RF Up/Down conversion is performed by a COTS RF module. The RF up/down converter translates an 800MHz instantaneous band in range 2-18 GHz down to 500 MHz IF signal (100 - 900 MHz). The ARES Digital RF Processor (DRFP) provides the technique designer with a set of tools to model a number of environmental effects, such as Doppler, Range Delay, intra-pulse complex modulations, and multi-point convolutions. The ARES DRFP provides a real-time communication link to receive high fidelity generic environmental parameters which are computed by a numerical model of the radar environment. This feature provides the technique designer with significant flexibility compared to other typical Radar/RF scene generators. This paper discusses the implementation details and the design strategies of the development. Preliminary results of the ARES DRFP output are also discussed.","PeriodicalId":365285,"journal":{"name":"2013 International Conference on Radar","volume":"31 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 International Conference on Radar","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RADAR.2013.6652048","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

This paper presents the design of the Digital RF Processing (DRFP) system for generating many of the RF effects within the Advanced Radar Environment Simulator (ARES) Hardware-in-the-Loop system developed within the Hardware-in-the-Loop Technology and Simulation Group (HTS) of Weapons Systems Division (WSD), DSTO. This system is based on Digital RF Memory (DRFM) technology. The DRFM signal processing is performed on a digitised signal on a commercial-off-the-shelf (COTS) Field Programmable Gate Array (FPGA) hardware board. The RF Up/Down conversion is performed by a COTS RF module. The RF up/down converter translates an 800MHz instantaneous band in range 2-18 GHz down to 500 MHz IF signal (100 - 900 MHz). The ARES Digital RF Processor (DRFP) provides the technique designer with a set of tools to model a number of environmental effects, such as Doppler, Range Delay, intra-pulse complex modulations, and multi-point convolutions. The ARES DRFP provides a real-time communication link to receive high fidelity generic environmental parameters which are computed by a numerical model of the radar environment. This feature provides the technique designer with significant flexibility compared to other typical Radar/RF scene generators. This paper discusses the implementation details and the design strategies of the development. Preliminary results of the ARES DRFP output are also discussed.
硬件在环仿真数字射频处理系统
本文介绍了数字射频处理(DRFP)系统的设计,用于在DSTO武器系统部(WSD)的硬件在环技术和仿真组(HTS)开发的先进雷达环境模拟器(ARES)硬件在环系统中产生许多射频效果。该系统基于数字射频存储器(DRFM)技术。DRFM信号处理在商用现货(COTS)现场可编程门阵列(FPGA)硬件板上的数字化信号上执行。RF Up/Down转换由COTS RF模块完成。RF上/下转换器将2-18 GHz范围内的800MHz瞬时频段转换为500 MHz中频信号(100 - 900 MHz)。ARES数字射频处理器(DRFP)为技术设计人员提供了一套工具来模拟许多环境影响,如多普勒、范围延迟、脉冲内复杂调制和多点卷积。ARES DRFP提供实时通信链路,接收由雷达环境数值模型计算的高保真通用环境参数。与其他典型的雷达/射频场景生成器相比,该功能为技术设计人员提供了显着的灵活性。本文讨论了开发的实现细节和设计策略。还讨论了ARES DRFP输出的初步结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信