Data-flow prescheduling for large instruction windows in out-of-order processors

P. Michaud, André Seznec
{"title":"Data-flow prescheduling for large instruction windows in out-of-order processors","authors":"P. Michaud, André Seznec","doi":"10.1109/HPCA.2001.903249","DOIUrl":null,"url":null,"abstract":"The performance of out-of-order processors increases with the instruction window size, In conventional processors, the effective instruction window cannot be larger than the issue buffer. Determining which instructions from the issue buffer can be launched to the execution units is a time-critical operation which complexity increases with the issue buffer size. We propose to relieve the issue stage by reordering instructions before they enter the issue buffer. This study introduces the general principle of data flow prescheduling. Then we describe a possible implementation. Our preliminary results show that data-flow prescheduling makes it possible to enlarge the effective instruction window while keeping the issue buffer small.","PeriodicalId":336788,"journal":{"name":"Proceedings HPCA Seventh International Symposium on High-Performance Computer Architecture","volume":"89 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-01-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"115","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings HPCA Seventh International Symposium on High-Performance Computer Architecture","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/HPCA.2001.903249","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 115

Abstract

The performance of out-of-order processors increases with the instruction window size, In conventional processors, the effective instruction window cannot be larger than the issue buffer. Determining which instructions from the issue buffer can be launched to the execution units is a time-critical operation which complexity increases with the issue buffer size. We propose to relieve the issue stage by reordering instructions before they enter the issue buffer. This study introduces the general principle of data flow prescheduling. Then we describe a possible implementation. Our preliminary results show that data-flow prescheduling makes it possible to enlarge the effective instruction window while keeping the issue buffer small.
乱序处理器中大指令窗口的数据流预调度
乱序处理器的性能随着指令窗口的增大而增大,在常规处理器中,有效指令窗口不能大于问题缓冲区。确定问题缓冲区中的哪些指令可以启动到执行单元是一项时间关键操作,其复杂性随着问题缓冲区大小的增加而增加。我们建议通过在指令进入问题缓冲区之前重新排序指令来缓解问题阶段。本文介绍了数据流预调度的一般原理。然后我们描述一个可能的实现。我们的初步结果表明,数据流预调度可以在保持问题缓冲区较小的情况下扩大有效指令窗口。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信