Hiroaki Katsurai, M. Nogawa, Y. Ohtomo, J. Terada, H. Koizumi
{"title":"10.3-Gb/s burst-mode CDR with idle insertion and digital calibration in 40-nm CMOS for 10G-EPON systems","authors":"Hiroaki Katsurai, M. Nogawa, Y. Ohtomo, J. Terada, H. Koizumi","doi":"10.1109/ASSCC.2013.6691055","DOIUrl":null,"url":null,"abstract":"A burst-mode CDR (B-CDR) suffers from a trade-off between jitter transfer and lock time. To solve the trade-off, we utilize a continuous-mode CDR (C-CDR) after a B-CDR with converting the burst signal to the quasi-continuous signal by idle insertion. The B-CDR, designed in 40-nm CMOS, also employs a fully digital, 6-bit automatic frequency calibrator for compensating the process variation. It calibrates the oscillation frequency of the VCO in the B-CDR from 10.3 GHz ± 2 GHz to 10.3 GHz ± 60 MHz. The B-CDR, integrated with the C-CDR, achieves output-data-jitter reduction of 17.3 dB at jitter frequency of 300 MHz and lock time of 220 ns, complying with the 10G-EPON standard.","PeriodicalId":296544,"journal":{"name":"2013 IEEE Asian Solid-State Circuits Conference (A-SSCC)","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE Asian Solid-State Circuits Conference (A-SSCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASSCC.2013.6691055","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
A burst-mode CDR (B-CDR) suffers from a trade-off between jitter transfer and lock time. To solve the trade-off, we utilize a continuous-mode CDR (C-CDR) after a B-CDR with converting the burst signal to the quasi-continuous signal by idle insertion. The B-CDR, designed in 40-nm CMOS, also employs a fully digital, 6-bit automatic frequency calibrator for compensating the process variation. It calibrates the oscillation frequency of the VCO in the B-CDR from 10.3 GHz ± 2 GHz to 10.3 GHz ± 60 MHz. The B-CDR, integrated with the C-CDR, achieves output-data-jitter reduction of 17.3 dB at jitter frequency of 300 MHz and lock time of 220 ns, complying with the 10G-EPON standard.