Proposal of P-Channel FE NAND with High Drain Current and Feasible Disturbance for Next Generation 3D NAND

Song-Hyeon Kuk, Jaehoon Han, Bong-Ho Kim, Junpyo Kim, Sang-Hyeon Kim
{"title":"Proposal of P-Channel FE NAND with High Drain Current and Feasible Disturbance for Next Generation 3D NAND","authors":"Song-Hyeon Kuk, Jaehoon Han, Bong-Ho Kim, Junpyo Kim, Sang-Hyeon Kim","doi":"10.1109/IMW56887.2023.10145967","DOIUrl":null,"url":null,"abstract":"Recently the demand for higher drain current and scalable gate stack thickness arises for next-generation 3D NAND flash, due to the physical limit of cells and stacked layers over 1,000. While the N-channel ferroelectric field-effect-transistor (n-FEFET) has been studied to overcome the limit, it brings the critical reliability issue due to parasitic electron trapping during the program and read, which degrades retention, endurance and induces disturbance and cell failure. We show the feasibility of 2-bit multi-level-cell (MLC) p-channel FEFET (p-FEFET) for (embedded) NAND flash memory application. P-FEFET intrinsically has higher on-current than n-FEFET. It is due to the absence of hole trapping, which leads to ferroelectric charge boosting at the channel. Other properties (retention, disturbance, etc) also show that p-FEFET has remarkably improved electrical characteristics when it is targeted for NAND flash, rather than nFEFET. Finally, we propose a strategy for engineering the pFENAND device.","PeriodicalId":153429,"journal":{"name":"2023 IEEE International Memory Workshop (IMW)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 IEEE International Memory Workshop (IMW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMW56887.2023.10145967","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Recently the demand for higher drain current and scalable gate stack thickness arises for next-generation 3D NAND flash, due to the physical limit of cells and stacked layers over 1,000. While the N-channel ferroelectric field-effect-transistor (n-FEFET) has been studied to overcome the limit, it brings the critical reliability issue due to parasitic electron trapping during the program and read, which degrades retention, endurance and induces disturbance and cell failure. We show the feasibility of 2-bit multi-level-cell (MLC) p-channel FEFET (p-FEFET) for (embedded) NAND flash memory application. P-FEFET intrinsically has higher on-current than n-FEFET. It is due to the absence of hole trapping, which leads to ferroelectric charge boosting at the channel. Other properties (retention, disturbance, etc) also show that p-FEFET has remarkably improved electrical characteristics when it is targeted for NAND flash, rather than nFEFET. Finally, we propose a strategy for engineering the pFENAND device.
新一代3D NAND高漏极电流和可行扰动的p通道FE NAND的提出
最近,由于单元和堆叠层的物理限制超过1000,下一代3D NAND闪存对更高漏极电流和可扩展栅极堆栈厚度的需求出现了。虽然n沟道铁电场效应晶体管(n-FEFET)的研究已经克服了这一限制,但由于在程序和读取过程中寄生电子捕获,它带来了关键的可靠性问题,这降低了保留性,耐用性,并引起干扰和电池失效。我们展示了2位多电平单元(MLC) p通道ffet (p- ffet)用于(嵌入式)NAND闪存应用的可行性。p - ffet本质上具有比n- ffet更高的导通电流。这是由于缺乏空穴捕获,导致铁电电荷在通道处增强。其他特性(保持、扰动等)也表明,当p- ffet用于NAND闪存时,它的电特性显著改善,而不是用于nffet。最后,我们提出了pFENAND器件的工程化策略。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信