Scaled 2bit/cell SONOS type nonvolatile memory technology for sub-90nm embedded application using SiN sidewall trapping structure

M. Fukuda, T. Nakanishi, Y. Nara
{"title":"Scaled 2bit/cell SONOS type nonvolatile memory technology for sub-90nm embedded application using SiN sidewall trapping structure","authors":"M. Fukuda, T. Nakanishi, Y. Nara","doi":"10.1109/IEDM.2003.1269426","DOIUrl":null,"url":null,"abstract":"We demonstrate and experimentally investigate the scalability of a new 2bit/cell SONOS type nonvolatile memory cell. This memory has single layer of gate oxide and SiN sidewalls at both sides of the gate to store the charge. We have found the sidewall trapping structure is much more scalable than conventional planar SONOS structures by the precise control of alignment between the pn junction edge and the SiN sidewall. The proposed device with gate length down to 60 nm was successfully operated with the Vth window, which is the Vth difference between forward and reverse operation, of 0.6 V. Also, by employing a 2D device simulator, we found that the degradation mechanism after cycled endurance testing is the negative charge accumulation near the SiO/sub 2//Si interface on the source/drain region.","PeriodicalId":344286,"journal":{"name":"IEEE International Electron Devices Meeting 2003","volume":"82 6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-12-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE International Electron Devices Meeting 2003","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.2003.1269426","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

Abstract

We demonstrate and experimentally investigate the scalability of a new 2bit/cell SONOS type nonvolatile memory cell. This memory has single layer of gate oxide and SiN sidewalls at both sides of the gate to store the charge. We have found the sidewall trapping structure is much more scalable than conventional planar SONOS structures by the precise control of alignment between the pn junction edge and the SiN sidewall. The proposed device with gate length down to 60 nm was successfully operated with the Vth window, which is the Vth difference between forward and reverse operation, of 0.6 V. Also, by employing a 2D device simulator, we found that the degradation mechanism after cycled endurance testing is the negative charge accumulation near the SiO/sub 2//Si interface on the source/drain region.
采用SiN侧壁捕获结构,用于90纳米以下嵌入式应用的缩放2bit/cell SONOS型非易失性存储技术
我们演示并实验研究了一种新的2bit/cell的SONOS型非易失性存储单元的可扩展性。这种存储器具有单层栅极氧化物和栅极两侧的SiN侧壁来存储电荷。我们发现,通过精确控制pn结边缘和SiN侧壁之间的对齐,侧壁捕获结构比传统的平面SONOS结构具有更高的可扩展性。该器件栅极长度为60 nm,在第V个窗口(即正反操作的第V个差值为0.6 V)下成功运行。此外,通过二维器件模拟器,我们发现循环耐久性测试后的退化机制是在源/漏区SiO/sub 2/ Si界面附近的负电荷积累。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信