{"title":"Certain Investigation on Adders and Multipliers for Different Applications","authors":"M. Supriya, M. Kathirvelu","doi":"10.1109/ICESC57686.2023.10193736","DOIUrl":null,"url":null,"abstract":"The developments in the engineering and research fields demonstrate how low power circuit design has grown in importance. In the past, operating frequency and device density were given more attention than chip power dissipation. Millions of transistors are being crammed onto a chip, though, which increases power dissipation and the processing power of semiconductors as the scale of integration grows. Prior to recently, power dissipation was only given secondary consideration by researchers and designers while creating integrated circuits, with the three main considerations being area, speed, and cost. But in recent years, this situation has altered, and power dissipation reduction through improved circuit design methods is now a significant study topic. The analysis of various multiplier power, area, and delay minimization approaches is the main goal of this research project. Numerous algorithms that reduce the size, power, and delay of multipliers have been studied in the literature; each has pros and downsides in terms of speed, size, and power consumption.","PeriodicalId":235381,"journal":{"name":"2023 4th International Conference on Electronics and Sustainable Communication Systems (ICESC)","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-07-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 4th International Conference on Electronics and Sustainable Communication Systems (ICESC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICESC57686.2023.10193736","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
The developments in the engineering and research fields demonstrate how low power circuit design has grown in importance. In the past, operating frequency and device density were given more attention than chip power dissipation. Millions of transistors are being crammed onto a chip, though, which increases power dissipation and the processing power of semiconductors as the scale of integration grows. Prior to recently, power dissipation was only given secondary consideration by researchers and designers while creating integrated circuits, with the three main considerations being area, speed, and cost. But in recent years, this situation has altered, and power dissipation reduction through improved circuit design methods is now a significant study topic. The analysis of various multiplier power, area, and delay minimization approaches is the main goal of this research project. Numerous algorithms that reduce the size, power, and delay of multipliers have been studied in the literature; each has pros and downsides in terms of speed, size, and power consumption.