Certain Investigation on Adders and Multipliers for Different Applications

M. Supriya, M. Kathirvelu
{"title":"Certain Investigation on Adders and Multipliers for Different Applications","authors":"M. Supriya, M. Kathirvelu","doi":"10.1109/ICESC57686.2023.10193736","DOIUrl":null,"url":null,"abstract":"The developments in the engineering and research fields demonstrate how low power circuit design has grown in importance. In the past, operating frequency and device density were given more attention than chip power dissipation. Millions of transistors are being crammed onto a chip, though, which increases power dissipation and the processing power of semiconductors as the scale of integration grows. Prior to recently, power dissipation was only given secondary consideration by researchers and designers while creating integrated circuits, with the three main considerations being area, speed, and cost. But in recent years, this situation has altered, and power dissipation reduction through improved circuit design methods is now a significant study topic. The analysis of various multiplier power, area, and delay minimization approaches is the main goal of this research project. Numerous algorithms that reduce the size, power, and delay of multipliers have been studied in the literature; each has pros and downsides in terms of speed, size, and power consumption.","PeriodicalId":235381,"journal":{"name":"2023 4th International Conference on Electronics and Sustainable Communication Systems (ICESC)","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-07-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 4th International Conference on Electronics and Sustainable Communication Systems (ICESC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICESC57686.2023.10193736","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The developments in the engineering and research fields demonstrate how low power circuit design has grown in importance. In the past, operating frequency and device density were given more attention than chip power dissipation. Millions of transistors are being crammed onto a chip, though, which increases power dissipation and the processing power of semiconductors as the scale of integration grows. Prior to recently, power dissipation was only given secondary consideration by researchers and designers while creating integrated circuits, with the three main considerations being area, speed, and cost. But in recent years, this situation has altered, and power dissipation reduction through improved circuit design methods is now a significant study topic. The analysis of various multiplier power, area, and delay minimization approaches is the main goal of this research project. Numerous algorithms that reduce the size, power, and delay of multipliers have been studied in the literature; each has pros and downsides in terms of speed, size, and power consumption.
不同应用的加法器和乘法器的若干研究
工程和研究领域的发展表明了低功耗电路设计的重要性。过去,工作频率和器件密度比芯片功耗更受关注。然而,数以百万计的晶体管被塞在一个芯片上,随着集成规模的扩大,这增加了半导体的功耗和处理能力。在此之前,研究人员和设计人员在创建集成电路时只是次要考虑功耗,主要考虑的三个因素是面积、速度和成本。但近年来,这种情况发生了变化,通过改进电路设计方法来降低功耗现在是一个重要的研究课题。分析各种乘法器的功率、面积和延迟最小化方法是本研究项目的主要目标。文献中已经研究了许多减少乘法器大小,功率和延迟的算法;在速度、大小和功耗方面,每种都有优点和缺点。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信