Stress investigations in 3D-integrated silicon microstructures

M. Stiebing, E. Lortscher, W. Steller, D. Vogel, M. Wolf, T. Brunschwiler, B. Wunderle
{"title":"Stress investigations in 3D-integrated silicon microstructures","authors":"M. Stiebing, E. Lortscher, W. Steller, D. Vogel, M. Wolf, T. Brunschwiler, B. Wunderle","doi":"10.1109/EUROSIME.2016.7463368","DOIUrl":null,"url":null,"abstract":"With the anticipated slow-down of Moore's Law in the near future, three-dimensional (3D) packaging of microelectronic structures would enable to further increase the integration density required to meet the forecasted demands of future exa-scale computing, cloud computing, big data systems, cognitive computing, mobile communicatoin and other emerging technologies. Through-silicon vias (TSVs) are a pathway to provide electrical connections for signaling and power-delivery through 3D-stacked silicon (Si) microstructures. TSVs and related structures such as, e.g., interconnects and redistribution lines, however, induce stress in their proximity, namely upon electrochemical deposition and subsequent annealing, the latter due to the large mismatch in the coefficient of thermal expansion between Si and the TSV-filling materials used. Stress-induced crowding and relaxation of the Si lattice can cause a variety of issues ranging from active-device performance degradation, interfacial delamination or interconnect failures to cracking of the entire Si microstructures at stress hotspots upon assembly or operation. Employing a novel dual-shell Si interposer concept with both power delivery and signaling through TSVs, we aim at removing the heat dissipated from the active components sitting on top of one interposer shell through embedded liquid-cooling cavities, a strategy that generically enables true 3D stacking but may also induce additional stress. In the current paper, we reduce system complexity and first investigate, both experimentally and theoretically the TSV-induced stress profiles in one Si interposer half before introducing cooling cavities and sealing structures. After each processing step, the residual and non-thermal stress profile around the TSV is determined using a confocal Raman microscope with sub-micrometer spot-size acting as a local strain gauge. These measurements are conducted under ultra-silent conditions, revealing an unprecedented resolution of 0.01 cm-1, corresponding to approx. 4.3 MPa of stress in crystalline Si. A detailed comparison of measurements and finite element analysis (with the later taking into account geometry and material properties) is provided, revealing both a good qualitative and quantitative correlation between theory and experiment. We also show that athermal stress after copper deposition can be minimized during an annealing step.","PeriodicalId":438097,"journal":{"name":"2016 17th International Conference on Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-04-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 17th International Conference on Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EUROSIME.2016.7463368","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

With the anticipated slow-down of Moore's Law in the near future, three-dimensional (3D) packaging of microelectronic structures would enable to further increase the integration density required to meet the forecasted demands of future exa-scale computing, cloud computing, big data systems, cognitive computing, mobile communicatoin and other emerging technologies. Through-silicon vias (TSVs) are a pathway to provide electrical connections for signaling and power-delivery through 3D-stacked silicon (Si) microstructures. TSVs and related structures such as, e.g., interconnects and redistribution lines, however, induce stress in their proximity, namely upon electrochemical deposition and subsequent annealing, the latter due to the large mismatch in the coefficient of thermal expansion between Si and the TSV-filling materials used. Stress-induced crowding and relaxation of the Si lattice can cause a variety of issues ranging from active-device performance degradation, interfacial delamination or interconnect failures to cracking of the entire Si microstructures at stress hotspots upon assembly or operation. Employing a novel dual-shell Si interposer concept with both power delivery and signaling through TSVs, we aim at removing the heat dissipated from the active components sitting on top of one interposer shell through embedded liquid-cooling cavities, a strategy that generically enables true 3D stacking but may also induce additional stress. In the current paper, we reduce system complexity and first investigate, both experimentally and theoretically the TSV-induced stress profiles in one Si interposer half before introducing cooling cavities and sealing structures. After each processing step, the residual and non-thermal stress profile around the TSV is determined using a confocal Raman microscope with sub-micrometer spot-size acting as a local strain gauge. These measurements are conducted under ultra-silent conditions, revealing an unprecedented resolution of 0.01 cm-1, corresponding to approx. 4.3 MPa of stress in crystalline Si. A detailed comparison of measurements and finite element analysis (with the later taking into account geometry and material properties) is provided, revealing both a good qualitative and quantitative correlation between theory and experiment. We also show that athermal stress after copper deposition can be minimized during an annealing step.
三维集成硅微结构的应力研究
随着摩尔定律在不久的将来放缓,微电子结构的三维封装将进一步提高集成密度,以满足未来超大规模计算、云计算、大数据系统、认知计算、移动通信等新兴技术的预测需求。硅通孔(tsv)是一种通过3d堆叠硅(Si)微结构为信号和电力输送提供电气连接的途径。然而,tsv和相关结构,如互连线和再分配线,在它们的邻近处,即在电化学沉积和随后的退火时,会产生应力,后者是由于Si与tsv填充材料之间的热膨胀系数存在很大的不匹配。应力引起的Si晶格拥挤和松弛会导致各种各样的问题,从有源器件性能下降、界面分层或互连故障到组装或操作时应力热点处整个Si微结构的开裂。采用一种新颖的双壳硅中间层概念,通过tsv进行功率传递和信号传递,我们的目标是通过嵌入式液冷腔消除位于中间层外壳顶部的主动组件散发的热量,这种策略通常可以实现真正的3D堆叠,但也可能引起额外的应力。在本文中,我们降低了系统的复杂性,在引入冷却腔和密封结构之前,首先从实验和理论上研究了tsv诱导的Si中间层的应力分布。在每个加工步骤之后,使用共聚焦拉曼显微镜以亚微米的点尺寸作为局部应变计来确定TSV周围的残余应力和非热应力剖面。这些测量是在超安静的条件下进行的,显示出前所未有的0.01厘米-1的分辨率,相当于大约。4.3 MPa的应力在晶体Si。给出了测量和有限元分析(后者考虑几何和材料特性)的详细比较,揭示了理论和实验之间良好的定性和定量相关性。我们还表明,铜沉积后的非热应力可以在退火步骤中最小化。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信