Fabian Speicher, Christoph Beyerstedt, M. Scholl, Tobias Saalfeld, V. Bonehi, M. Schrey, R. Wunderlich, S. Heinen
{"title":"Methodology for improved event-driven system-level simulation of an RF transceiver subsystem for wireless SoCs","authors":"Fabian Speicher, Christoph Beyerstedt, M. Scholl, Tobias Saalfeld, V. Bonehi, M. Schrey, R. Wunderlich, S. Heinen","doi":"10.1109/DTIS.2018.8368550","DOIUrl":null,"url":null,"abstract":"Digital assisted analog and RF concepts used in multi-standard multi-band wireless SoCs require a strong interaction between the analog and digital subsystems. Therefore functional verification of modern complex SoCs has evolved into a very challenging part in todays design flows. As an approach for an expedient verification process, an event-driven method based on SystemVerilog HDL is presented to perform time-efficient verification simulations of an entire RF transceiver frontend. To take into account signal properties, system behavior and certain error scenarios, methods like RF signal representation in the equivalent baseband, electrical signal modeling and true event-driven filter modeling are applied. A comparison to conventional simulation methodologies is given.","PeriodicalId":328650,"journal":{"name":"2018 13th International Conference on Design & Technology of Integrated Systems In Nanoscale Era (DTIS)","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-04-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 13th International Conference on Design & Technology of Integrated Systems In Nanoscale Era (DTIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DTIS.2018.8368550","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
Digital assisted analog and RF concepts used in multi-standard multi-band wireless SoCs require a strong interaction between the analog and digital subsystems. Therefore functional verification of modern complex SoCs has evolved into a very challenging part in todays design flows. As an approach for an expedient verification process, an event-driven method based on SystemVerilog HDL is presented to perform time-efficient verification simulations of an entire RF transceiver frontend. To take into account signal properties, system behavior and certain error scenarios, methods like RF signal representation in the equivalent baseband, electrical signal modeling and true event-driven filter modeling are applied. A comparison to conventional simulation methodologies is given.