A 3-cycle lock time delay-locked loop with a parallel phase detector for low power mobile systems

M. Miyazaki, K. Ishibashi
{"title":"A 3-cycle lock time delay-locked loop with a parallel phase detector for low power mobile systems","authors":"M. Miyazaki, K. Ishibashi","doi":"10.1109/APASIC.1999.824117","DOIUrl":null,"url":null,"abstract":"We have developed a delay-locked loop (DLL) which has a parallel phase-detector for generating a system clock in LSIs. The generated clock is synchronized to an internal clock for various loads in a system. The DLL achieves a settling time of 3 clock-cycles and a maximum skew of 150 ps. The operating frequency is from 66 MHz to 230 MHz with a typical power consumption of 13.5 mW at 100 MHz. In addition, due to the short settling time, the DLL can be powered down to reduce the standby current.","PeriodicalId":346808,"journal":{"name":"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-08-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APASIC.1999.824117","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

We have developed a delay-locked loop (DLL) which has a parallel phase-detector for generating a system clock in LSIs. The generated clock is synchronized to an internal clock for various loads in a system. The DLL achieves a settling time of 3 clock-cycles and a maximum skew of 150 ps. The operating frequency is from 66 MHz to 230 MHz with a typical power consumption of 13.5 mW at 100 MHz. In addition, due to the short settling time, the DLL can be powered down to reduce the standby current.
一种用于低功率移动系统的带并联鉴相器的3周期锁时间延时锁环
我们开发了一个延迟锁定环(DLL),它具有一个并行鉴相器,用于在lsi中生成系统时钟。生成的时钟与系统中各种负载的内部时钟同步。该DLL实现了3个时钟周期的稳定时间和150ps的最大倾斜。工作频率从66 MHz到230 MHz, 100 MHz时典型功耗为13.5 mW。此外,由于建立时间短,DLL可以关机,以减少待机电流。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信