{"title":"An alternative approach to design reconfigurable mixed signal VLSI DA based FIR filter","authors":"P. Sharma, M. T. Khan, S. Ahamed","doi":"10.1109/TECHSYM.2016.7872697","DOIUrl":null,"url":null,"abstract":"This paper presents an alternative approach to design reconfigurable mixed signal distributed arithmetic (DA) based finite impulse response (FIR) filter. The proposed architecture is based on the use of normal CMOS transistor for various computational blocks involved in the filter design. To maintain the reconfigurability, an electrically erasable programmable read only memory (EEPROM) based potentiometer (POT) is also employed that stores the analog filter weights. Moreover, the analog weights are separately added in last cycle corresponding to most significant bit and eliminates the extra control circuitry for bit-inversion. We have simulated the proposed architecture in UMC 180 nm CMOS using Cadence Spectre with input sampling frequency of 1.25 MHz. It is found that the proposed architecture dissipates the static power of 4.85 mW.","PeriodicalId":403350,"journal":{"name":"2016 IEEE Students’ Technology Symposium (TechSym)","volume":"53 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE Students’ Technology Symposium (TechSym)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TECHSYM.2016.7872697","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
This paper presents an alternative approach to design reconfigurable mixed signal distributed arithmetic (DA) based finite impulse response (FIR) filter. The proposed architecture is based on the use of normal CMOS transistor for various computational blocks involved in the filter design. To maintain the reconfigurability, an electrically erasable programmable read only memory (EEPROM) based potentiometer (POT) is also employed that stores the analog filter weights. Moreover, the analog weights are separately added in last cycle corresponding to most significant bit and eliminates the extra control circuitry for bit-inversion. We have simulated the proposed architecture in UMC 180 nm CMOS using Cadence Spectre with input sampling frequency of 1.25 MHz. It is found that the proposed architecture dissipates the static power of 4.85 mW.