Discovering Barriers to Efficient Execution, Both Obvious and Subtle, Using Instruction-Level Visualization

David M. Koppelman, C. J. Michael
{"title":"Discovering Barriers to Efficient Execution, Both Obvious and Subtle, Using Instruction-Level Visualization","authors":"David M. Koppelman, C. J. Michael","doi":"10.1109/VPA.2014.11","DOIUrl":null,"url":null,"abstract":"CPU performance is determined by the interaction between available resources, microarchitectural features, the execution of instructions, and by the data. These elements can interact in complex ways, making it difficult for those seeing only aggregate performance numbers, such as miss ratios and issue rates, to determine whether there are reasonable avenues for performance improvement. A technique called instruction-level visualization helps users connect these disparate elements by showing the timing of the execution of individual program instructions. The PSE visualization program enhances instruction-level visualization by showing which instructions contribute to execution inefficiency in a way that makes it easy to locate dependent instructions and the history of events affecting the instruction. A simple annotation system makes it easy for a user to attach custom information. PSE has been used for microarchitecture research, simulator debugging, and for instructional use.","PeriodicalId":160141,"journal":{"name":"2014 First Workshop on Visual Performance Analysis","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-11-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 First Workshop on Visual Performance Analysis","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VPA.2014.11","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

CPU performance is determined by the interaction between available resources, microarchitectural features, the execution of instructions, and by the data. These elements can interact in complex ways, making it difficult for those seeing only aggregate performance numbers, such as miss ratios and issue rates, to determine whether there are reasonable avenues for performance improvement. A technique called instruction-level visualization helps users connect these disparate elements by showing the timing of the execution of individual program instructions. The PSE visualization program enhances instruction-level visualization by showing which instructions contribute to execution inefficiency in a way that makes it easy to locate dependent instructions and the history of events affecting the instruction. A simple annotation system makes it easy for a user to attach custom information. PSE has been used for microarchitecture research, simulator debugging, and for instructional use.
使用教学级可视化发现有效执行的障碍,无论是明显的还是微妙的
CPU性能由可用资源、微架构特性、指令执行和数据之间的交互决定。这些元素可以以复杂的方式相互作用,这使得那些只看到总体性能数字(如缺失率和发行率)的人很难确定是否存在改进性能的合理途径。一种称为指令级可视化的技术通过显示单个程序指令的执行时间来帮助用户连接这些不同的元素。PSE可视化程序通过显示导致执行效率低下的指令来增强指令级的可视化,这种方式使查找依赖指令和影响该指令的事件历史变得容易。一个简单的注释系统使用户可以很容易地附加自定义信息。PSE已被用于微体系结构研究、模拟器调试和教学用途。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信