Standard CMOS voltage multipliers architectures for UHF RFID applications : study and implementation

E. Bergeret, J. Gaubert, P. Pannier
{"title":"Standard CMOS voltage multipliers architectures for UHF RFID applications : study and implementation","authors":"E. Bergeret, J. Gaubert, P. Pannier","doi":"10.1109/RFID.2007.346158","DOIUrl":null,"url":null,"abstract":"An analysis of RFID multipliers architectures is presented. An analytic model of classical Mosfet multiplier is given, which permits to determine the main design parameters of this kind of circuit and their impacts on efficiency. Thanks to this study a new architecture is proposed in order to increase efficiency. The two multipliers are designed and implemented in the same standard 0.18 mum CMOS process. Measurements have been done and show functionality of the multipliers and improvement between the architectures.","PeriodicalId":369499,"journal":{"name":"2007 IEEE International Conference on RFID","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-03-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"15","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 IEEE International Conference on RFID","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFID.2007.346158","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 15

Abstract

An analysis of RFID multipliers architectures is presented. An analytic model of classical Mosfet multiplier is given, which permits to determine the main design parameters of this kind of circuit and their impacts on efficiency. Thanks to this study a new architecture is proposed in order to increase efficiency. The two multipliers are designed and implemented in the same standard 0.18 mum CMOS process. Measurements have been done and show functionality of the multipliers and improvement between the architectures.
超高频RFID应用的标准CMOS电压倍增器架构:研究和实现
对RFID乘法器的结构进行了分析。给出了经典Mosfet乘法器的解析模型,从而确定了该类电路的主要设计参数及其对效率的影响。在此基础上,提出了一种新的架构,以提高效率。这两个乘法器在相同的标准0.18 μ m CMOS工艺中设计和实现。测量已经完成,并显示了乘数器的功能和架构之间的改进。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信