"Notice of Violation of IEEE Publication Principles" A novel co-design approach for soft error mitigation for embedded system

C. Amutha, M. Ramya, C. Subashini
{"title":"\"Notice of Violation of IEEE Publication Principles\" A novel co-design approach for soft error mitigation for embedded system","authors":"C. Amutha, M. Ramya, C. Subashini","doi":"10.1109/ICETEEEM.2012.6494492","DOIUrl":null,"url":null,"abstract":"The protection of processor-based systems to mitigate the harmful effect of transient faults. This paper proposes an Depth packet inspection methodology for facilitating the design of fault tolerant embedded systems, the packet inspection is possible in compressed data and thereby achieve high fault coverage in accuracy and speed. The methodology is supported by an infrastructure that hardware and software soft errors mitigation techniques in order to best satisfy both usual design constraints permits to easily combine hardware and software dependability requirements. It is based on a FPGA architecture that facilitates the implementation of software-based techniques, providing a uniform isolated from target hardening core that allows the automatic generation of protected source code.","PeriodicalId":213443,"journal":{"name":"2012 International Conference on Emerging Trends in Electrical Engineering and Energy Management (ICETEEEM)","volume":"50 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 International Conference on Emerging Trends in Electrical Engineering and Energy Management (ICETEEEM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICETEEEM.2012.6494492","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

The protection of processor-based systems to mitigate the harmful effect of transient faults. This paper proposes an Depth packet inspection methodology for facilitating the design of fault tolerant embedded systems, the packet inspection is possible in compressed data and thereby achieve high fault coverage in accuracy and speed. The methodology is supported by an infrastructure that hardware and software soft errors mitigation techniques in order to best satisfy both usual design constraints permits to easily combine hardware and software dependability requirements. It is based on a FPGA architecture that facilitates the implementation of software-based techniques, providing a uniform isolated from target hardening core that allows the automatic generation of protected source code.
“违反IEEE发布原则的通知”一种嵌入式系统软错误缓解的新型协同设计方法
以处理器为基础的系统的保护,以减轻瞬态故障的有害影响。为了方便嵌入式系统的容错设计,本文提出了一种深度包检测方法,可以对压缩数据进行包检测,从而在精度和速度上实现较高的故障覆盖率。该方法由基础设施支持,硬件和软件软件错误缓解技术为了最好地满足通常的设计约束,允许轻松地将硬件和软件可靠性要求结合起来。它基于FPGA架构,有助于实现基于软件的技术,提供与目标强化核心的统一隔离,允许自动生成受保护的源代码。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信