Influence of circuit layout and packaging on fast computer performance

D. Kinniment, D. Edwards
{"title":"Influence of circuit layout and packaging on fast computer performance","authors":"D. Kinniment, D. Edwards","doi":"10.1049/IJ-CDT:19780039","DOIUrl":null,"url":null,"abstract":"As the speed of integrated circuits improves, the contribution of the interconnections between the circuits becomes more important and may be the dominant factor in the system performance. To establish a criterion for comparison of future developments, some current construction techniques are examined in detail, and the connection distances plotted as a function of the size of the subunits connected. It is shown that the connection distances vary approximately as the square root of the number of chips to be interconnected, although this relationship can be improved by careful layout and physical design of the system. To make a further significant improvement in packing density, it is necessary to remove the packages from the integrated circuits and mount several together on a common assembly. A memory system using such techniques is compared with previous systems, and it is shown that with a basic circuit-speed improvement of a factor of 3.8, the overall system speed may only be improved by a factor of 3 without packaging improvements, but that an improvement of 4.4 times can be obtained with better packaging.","PeriodicalId":344610,"journal":{"name":"Iee Journal on Computers and Digital Techniques","volume":"63 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1978-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Iee Journal on Computers and Digital Techniques","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1049/IJ-CDT:19780039","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

As the speed of integrated circuits improves, the contribution of the interconnections between the circuits becomes more important and may be the dominant factor in the system performance. To establish a criterion for comparison of future developments, some current construction techniques are examined in detail, and the connection distances plotted as a function of the size of the subunits connected. It is shown that the connection distances vary approximately as the square root of the number of chips to be interconnected, although this relationship can be improved by careful layout and physical design of the system. To make a further significant improvement in packing density, it is necessary to remove the packages from the integrated circuits and mount several together on a common assembly. A memory system using such techniques is compared with previous systems, and it is shown that with a basic circuit-speed improvement of a factor of 3.8, the overall system speed may only be improved by a factor of 3 without packaging improvements, but that an improvement of 4.4 times can be obtained with better packaging.
电路布局和封装对快速计算机性能的影响
随着集成电路速度的提高,电路之间互连的贡献变得越来越重要,并可能成为系统性能的主要因素。为了建立一个比较未来发展的标准,详细检查了一些当前的建筑技术,并绘制了连接距离作为连接子单元大小的函数。结果表明,连接距离的变化近似为要连接的芯片数量的平方根,尽管这种关系可以通过仔细的布局和系统的物理设计来改善。为了进一步显著提高封装密度,有必要将封装从集成电路中移除,并将几个封装一起安装在一个公共组件上。使用这种技术的存储系统与以前的系统进行了比较,结果表明,在基本电路速度提高3.8倍的情况下,在没有封装改进的情况下,整个系统速度可能只提高了3倍,但在封装改进的情况下,系统速度可以提高4.4倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信