Timing consideration in synchronous system level design

S. Siddamal, R. Banakar, B. C. Jinaga
{"title":"Timing consideration in synchronous system level design","authors":"S. Siddamal, R. Banakar, B. C. Jinaga","doi":"10.1109/ICCSP.2011.5739379","DOIUrl":null,"url":null,"abstract":"This paper describes the architecture of system level design for the analysis of fiber parameters for one simulation step considering the synchronous and timing issues. The challenge in realizing these systems is not only the hardware but also complex control design that marshals the data flow. In a well-thought-out system level design approach it is necessary in splitting the design into several sub-modules, each addressing the specific timing and synchronizing issues. For the split step Fourier algorithm a system level model is designed considering the data path and control architecture. The timing and synchronizing are considering in RTL validation using Xilinx device XC5VLX30TFF655 with speed grade −3.","PeriodicalId":408736,"journal":{"name":"2011 International Conference on Communications and Signal Processing","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-03-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 International Conference on Communications and Signal Processing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCSP.2011.5739379","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper describes the architecture of system level design for the analysis of fiber parameters for one simulation step considering the synchronous and timing issues. The challenge in realizing these systems is not only the hardware but also complex control design that marshals the data flow. In a well-thought-out system level design approach it is necessary in splitting the design into several sub-modules, each addressing the specific timing and synchronizing issues. For the split step Fourier algorithm a system level model is designed considering the data path and control architecture. The timing and synchronizing are considering in RTL validation using Xilinx device XC5VLX30TFF655 with speed grade −3.
同步系统级设计中的时序考虑
本文介绍了考虑同步和时序问题的单步仿真光纤参数分析的系统级设计体系结构。实现这些系统的挑战不仅在于硬件,还在于处理数据流的复杂控制设计。在深思熟虑的系统关卡设计方法中,有必要将设计分成几个子模块,每个子模块处理特定的时间和同步问题。对于分步傅里叶算法,考虑了数据路径和控制体系结构,设计了系统级模型。RTL验证采用Xilinx XC5VLX30TFF655器件,速度等级为−3。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信