{"title":"A combination of multiple channels of FPGA based time-to-digital converter for high time precision","authors":"Qiang Cao, Yonggang Wang, Chong Liu","doi":"10.1109/NSSMIC.2016.8069649","DOIUrl":null,"url":null,"abstract":"The full hardware solution introduced in our previous work could implement multi-channel time-to-digital converters (TDCs) in a Xilinx Kintex-7 FPGA with better than 10 ps RMS precision and 710 MHz measurement throughput. Based on these fundamental TDC blocks, we propose a method to improve the time precision further by merging multiple TDC blocks, which is equivalent to increasing the number of TDC bins multiple times. Two merged TDC channels, each with four TDC blocks, are implemented in the Kintex-7 FPGA and the performance is evaluated. For fixed time intervals in the range from 0 to 20 ns, the average RMS precision measured by the two TDC channels reaches 3.1 ps. The test results show that the FPGA based multi-channel TDC system can be flexibly configured as either more TDC channels with a low time precision or fewer TDC channels with a high time precision.","PeriodicalId":184587,"journal":{"name":"2016 IEEE Nuclear Science Symposium, Medical Imaging Conference and Room-Temperature Semiconductor Detector Workshop (NSS/MIC/RTSD)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE Nuclear Science Symposium, Medical Imaging Conference and Room-Temperature Semiconductor Detector Workshop (NSS/MIC/RTSD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NSSMIC.2016.8069649","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
The full hardware solution introduced in our previous work could implement multi-channel time-to-digital converters (TDCs) in a Xilinx Kintex-7 FPGA with better than 10 ps RMS precision and 710 MHz measurement throughput. Based on these fundamental TDC blocks, we propose a method to improve the time precision further by merging multiple TDC blocks, which is equivalent to increasing the number of TDC bins multiple times. Two merged TDC channels, each with four TDC blocks, are implemented in the Kintex-7 FPGA and the performance is evaluated. For fixed time intervals in the range from 0 to 20 ns, the average RMS precision measured by the two TDC channels reaches 3.1 ps. The test results show that the FPGA based multi-channel TDC system can be flexibly configured as either more TDC channels with a low time precision or fewer TDC channels with a high time precision.