A combination of multiple channels of FPGA based time-to-digital converter for high time precision

Qiang Cao, Yonggang Wang, Chong Liu
{"title":"A combination of multiple channels of FPGA based time-to-digital converter for high time precision","authors":"Qiang Cao, Yonggang Wang, Chong Liu","doi":"10.1109/NSSMIC.2016.8069649","DOIUrl":null,"url":null,"abstract":"The full hardware solution introduced in our previous work could implement multi-channel time-to-digital converters (TDCs) in a Xilinx Kintex-7 FPGA with better than 10 ps RMS precision and 710 MHz measurement throughput. Based on these fundamental TDC blocks, we propose a method to improve the time precision further by merging multiple TDC blocks, which is equivalent to increasing the number of TDC bins multiple times. Two merged TDC channels, each with four TDC blocks, are implemented in the Kintex-7 FPGA and the performance is evaluated. For fixed time intervals in the range from 0 to 20 ns, the average RMS precision measured by the two TDC channels reaches 3.1 ps. The test results show that the FPGA based multi-channel TDC system can be flexibly configured as either more TDC channels with a low time precision or fewer TDC channels with a high time precision.","PeriodicalId":184587,"journal":{"name":"2016 IEEE Nuclear Science Symposium, Medical Imaging Conference and Room-Temperature Semiconductor Detector Workshop (NSS/MIC/RTSD)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE Nuclear Science Symposium, Medical Imaging Conference and Room-Temperature Semiconductor Detector Workshop (NSS/MIC/RTSD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NSSMIC.2016.8069649","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

The full hardware solution introduced in our previous work could implement multi-channel time-to-digital converters (TDCs) in a Xilinx Kintex-7 FPGA with better than 10 ps RMS precision and 710 MHz measurement throughput. Based on these fundamental TDC blocks, we propose a method to improve the time precision further by merging multiple TDC blocks, which is equivalent to increasing the number of TDC bins multiple times. Two merged TDC channels, each with four TDC blocks, are implemented in the Kintex-7 FPGA and the performance is evaluated. For fixed time intervals in the range from 0 to 20 ns, the average RMS precision measured by the two TDC channels reaches 3.1 ps. The test results show that the FPGA based multi-channel TDC system can be flexibly configured as either more TDC channels with a low time precision or fewer TDC channels with a high time precision.
一种基于FPGA多通道组合的时间-数字转换器,具有较高的时间精度
在我们之前的工作中介绍的完整硬件解决方案可以在Xilinx Kintex-7 FPGA上实现多通道时间到数字转换器(tdc),具有优于10 ps的RMS精度和710 MHz的测量吞吐量。在这些基本TDC块的基础上,我们提出了一种通过合并多个TDC块来进一步提高时间精度的方法,这相当于将TDC箱的数量增加几倍。在Kintex-7 FPGA中实现了两个合并的TDC通道,每个通道有四个TDC模块,并对其性能进行了评估。在0 ~ 20 ns的固定时间间隔内,两个TDC通道的平均RMS精度达到3.1 ps。测试结果表明,基于FPGA的多通道TDC系统可以灵活配置为多通道低时间精度或少通道高时间精度。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信