The design of stable logic input inversion level on IC chip

Yang Ping, Li Da Gang, Li Yong Kai
{"title":"The design of stable logic input inversion level on IC chip","authors":"Yang Ping, Li Da Gang, Li Yong Kai","doi":"10.1109/ICAM.2017.8242139","DOIUrl":null,"url":null,"abstract":"In whole system, the user usually only offers a voltage with noise as input logic voltage to digital receiver, to guarantee the right logic control, it requires that the IC chip must have a stable inversion level with logic high and logic low input voltage. For COMS process, in traditional design scheme, it usually uses a normal digital inverter as input-unit schematic, and changes the width or length in PMOS and NMOS to change the inversion level of digital receiver. But in this way, the inversion level is depends on process, and it also will be changed with temperature or power noise, for whole system, it is very bad. So this paper introduces three kinds of stable inversion level schematic. They all use the degenerative feedback to stable inversion level. It completely depends on schematic of input-port in receiver, and is also very stable with temperature and power noise.","PeriodicalId":117801,"journal":{"name":"2017 2nd IEEE International Conference on Integrated Circuits and Microsystems (ICICM)","volume":"52 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 2nd IEEE International Conference on Integrated Circuits and Microsystems (ICICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICAM.2017.8242139","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In whole system, the user usually only offers a voltage with noise as input logic voltage to digital receiver, to guarantee the right logic control, it requires that the IC chip must have a stable inversion level with logic high and logic low input voltage. For COMS process, in traditional design scheme, it usually uses a normal digital inverter as input-unit schematic, and changes the width or length in PMOS and NMOS to change the inversion level of digital receiver. But in this way, the inversion level is depends on process, and it also will be changed with temperature or power noise, for whole system, it is very bad. So this paper introduces three kinds of stable inversion level schematic. They all use the degenerative feedback to stable inversion level. It completely depends on schematic of input-port in receiver, and is also very stable with temperature and power noise.
集成电路芯片上稳定逻辑输入反转电平的设计
在整个系统中,用户通常只提供一个带噪声的电压作为数字接收机的输入逻辑电压,为了保证正确的逻辑控制,要求IC芯片必须具有逻辑高、逻辑低输入电压的稳定反转电平。对于COMS工艺,在传统的设计方案中,通常采用普通的数字逆变器作为输入单元原理图,通过改变PMOS和NMOS中的宽度或长度来改变数字接收机的反转电平。但这种方式的反转电平依赖于工艺,而且还会随着温度或功率噪声的变化而变化,对整个系统来说是非常不好的。因此本文介绍了三种稳定反转电平的原理图。它们都使用退化反馈到稳定的反转水平。它完全取决于接收机输入端口的原理图,并且对温度和功率噪声也非常稳定。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信