Airborne Radar Signal Processor Realisation

Reena Mamgain, Rashi Jain
{"title":"Airborne Radar Signal Processor Realisation","authors":"Reena Mamgain, Rashi Jain","doi":"10.1109/WIECON-ECE.2017.8468930","DOIUrl":null,"url":null,"abstract":"Signal processor for airborne Active Electronically Scanned Array (AESA) radar has stringent requirement in terms of dynamic load handling, latency and throughput requirement. In this paper, Radar Signal Processor(RSP) realisation for airborne radar is discussed with specific emphasis on S/W architecture for its deployment on multiprocessor based H/W platform using Commercial Off The Shelf(COTS) board. The S/W architecture is based on master slave configuration which leverages parallelism. This architecture is termed as Cluster Of Processors(CoPs). Sizing analysis and benchmarking of computational resources is also done to ascertain the number of processors required to meet realtime performance. In addition to it, a case study for RSP is also carried to outline the realisation of optimised RSP.","PeriodicalId":188031,"journal":{"name":"2017 IEEE International WIE Conference on Electrical and Computer Engineering (WIECON-ECE)","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE International WIE Conference on Electrical and Computer Engineering (WIECON-ECE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/WIECON-ECE.2017.8468930","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Signal processor for airborne Active Electronically Scanned Array (AESA) radar has stringent requirement in terms of dynamic load handling, latency and throughput requirement. In this paper, Radar Signal Processor(RSP) realisation for airborne radar is discussed with specific emphasis on S/W architecture for its deployment on multiprocessor based H/W platform using Commercial Off The Shelf(COTS) board. The S/W architecture is based on master slave configuration which leverages parallelism. This architecture is termed as Cluster Of Processors(CoPs). Sizing analysis and benchmarking of computational resources is also done to ascertain the number of processors required to meet realtime performance. In addition to it, a case study for RSP is also carried to outline the realisation of optimised RSP.
机载雷达信号处理器实现
机载有源电子扫描阵列(AESA)雷达的信号处理器在动态负载处理、时延和吞吐量方面都有严格的要求。本文讨论了机载雷达雷达信号处理器(RSP)的实现,重点讨论了基于S/W架构的机载雷达雷达信号处理器(RSP)在商用现货(COTS)板的多处理器H/W平台上的部署。S/W架构基于利用并行性的主从配置。这种体系结构称为处理器集群(cop)。还对计算资源进行大小分析和基准测试,以确定满足实时性能所需的处理器数量。此外,本文还对RSP进行了案例研究,概述了优化RSP的实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信