Design of very low power time — domain analog — to — digital converter

Chandrima Choudhury, S. Majhi, A. K. Mal
{"title":"Design of very low power time — domain analog — to — digital converter","authors":"Chandrima Choudhury, S. Majhi, A. K. Mal","doi":"10.1109/MICROCOM.2016.7522406","DOIUrl":null,"url":null,"abstract":"In this work design of a highly digital intensive Analog-to-Digital Converter is proposed using UMC 180 nm CMOS process technology with 1.8 V power supply. The ADC gives 5-bit resolution for a sampling frequency of 16.11 MHz while occupying 0.012 mm2 area. Average power consumption is only 1.43 mW. The design is implemented using a single-phase VCO based quantizer. The VCO has a clock-to-clock jitter of 769 fs and the frequency counter, that has been used as quantizer, is compatible with frequencies in the GHz range.","PeriodicalId":118902,"journal":{"name":"2016 International Conference on Microelectronics, Computing and Communications (MicroCom)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Conference on Microelectronics, Computing and Communications (MicroCom)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MICROCOM.2016.7522406","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this work design of a highly digital intensive Analog-to-Digital Converter is proposed using UMC 180 nm CMOS process technology with 1.8 V power supply. The ADC gives 5-bit resolution for a sampling frequency of 16.11 MHz while occupying 0.012 mm2 area. Average power consumption is only 1.43 mW. The design is implemented using a single-phase VCO based quantizer. The VCO has a clock-to-clock jitter of 769 fs and the frequency counter, that has been used as quantizer, is compatible with frequencies in the GHz range.
超低功耗时域模数转换器的设计
本文提出了一种采用UMC 180 nm CMOS工艺、1.8 V电源的高数字密集型模数转换器的设计方案。该ADC提供5位分辨率,采样频率为16.11 MHz,占用0.012 mm2面积。平均功耗仅为1.43兆瓦。该设计采用基于单相压控振荡器的量化器实现。VCO的时钟间抖动为769 fs,频率计数器用作量化器,与GHz范围内的频率兼容。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信