High-performance Enhancement-mode GaN Power MIS-FET with Interface Protection Layer

M. Hua, K. J. Chen
{"title":"High-performance Enhancement-mode GaN Power MIS-FET with Interface Protection Layer","authors":"M. Hua, K. J. Chen","doi":"10.1109/ICDSP.2018.8631634","DOIUrl":null,"url":null,"abstract":"Effective interface protection techniques have been successfully developed to insert a sharp and thermally stable interlayer between the LPCVD (low pressure chemical vapor deposition)-SiNx gate dielectric and recess-etched GaN channel. The interlayer plays the critical role of protecting the etched GaN surface from degradation during high-temperature (i.e. at $\\sim780 \\circ C$) process, which is essential for fabricating enhancement-mode $LPCVD-SiN_{x}/GaN$ MIS-FETs with high stability and high reliability. With interface protection layer and reliable $LPCVD-SiN_{x}$ gate dielectric, the normally-off fully-recessed MIS-FET delivers remarkable advantages in high threshold voltage $(V_{th})$ thermal stability, long time-dependent gate dielectric breakdown (TDDB) lifetime and low bias temperature instability (BTI).","PeriodicalId":218806,"journal":{"name":"2018 IEEE 23rd International Conference on Digital Signal Processing (DSP)","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE 23rd International Conference on Digital Signal Processing (DSP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICDSP.2018.8631634","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Effective interface protection techniques have been successfully developed to insert a sharp and thermally stable interlayer between the LPCVD (low pressure chemical vapor deposition)-SiNx gate dielectric and recess-etched GaN channel. The interlayer plays the critical role of protecting the etched GaN surface from degradation during high-temperature (i.e. at $\sim780 \circ C$) process, which is essential for fabricating enhancement-mode $LPCVD-SiN_{x}/GaN$ MIS-FETs with high stability and high reliability. With interface protection layer and reliable $LPCVD-SiN_{x}$ gate dielectric, the normally-off fully-recessed MIS-FET delivers remarkable advantages in high threshold voltage $(V_{th})$ thermal stability, long time-dependent gate dielectric breakdown (TDDB) lifetime and low bias temperature instability (BTI).
带接口保护层的高性能增强型GaN功率场效应管
有效的界面保护技术已经成功地在LPCVD(低压化学气相沉积)-SiNx栅极介电介质和凹槽蚀刻GaN通道之间插入了一个锋利且热稳定的中间层。在高温(即在$\sim780 \circ C$)过程中,中间层起着保护蚀刻GaN表面不退化的关键作用,这对于制造具有高稳定性和高可靠性的增强模式$LPCVD-SiN_{x}/GaN$ miss - fet至关重要。由于具有接口保护层和可靠的LPCVD-SiN_{x}$栅极介电介质,正常关断的全凹槽misfet具有高阈值电压(V_{th})$热稳定性、长时间依赖性栅极介电击穿(TDDB)寿命和低偏置温度不稳定性(BTI)等显著优势。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信