Y. A. Khan, A. Ullah, H. Ali, K. M. Yahya, N. Ali, M. U. Khan
{"title":"Differential based area efficient ROM-less Quadrature Direct Digital Frequency Synthesis","authors":"Y. A. Khan, A. Ullah, H. Ali, K. M. Yahya, N. Ali, M. U. Khan","doi":"10.1109/ICET.2009.5353195","DOIUrl":null,"url":null,"abstract":"Quadrature Direct Digital Frequency Synthesis (QDDFS) is a technique which can generate sine and cosine values in digital domain. In this paper we present a novel architecture for implementing QDDFS, suitable for implementation in Very Large Scale Integration (VLSI). The algorithm is very simple, which leads to a reduced hardware complexity. It takes two seed values and depending upon the input frequency control word, the algorithm is capable of generating different frequencies. Hardware is ROM-less, making the proposed scheme more area efficient than ROM based lookup table algorithms. In terms of speed performance, the architecture proposed in this paper is more time efficient than COordinate Rotation DIgital Computer (CORDIC) based QDDFS and Singleton's Method. Simulation results show that the generated values are very close to the actual values.","PeriodicalId":307661,"journal":{"name":"2009 International Conference on Emerging Technologies","volume":"227 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-12-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 International Conference on Emerging Technologies","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICET.2009.5353195","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9
Abstract
Quadrature Direct Digital Frequency Synthesis (QDDFS) is a technique which can generate sine and cosine values in digital domain. In this paper we present a novel architecture for implementing QDDFS, suitable for implementation in Very Large Scale Integration (VLSI). The algorithm is very simple, which leads to a reduced hardware complexity. It takes two seed values and depending upon the input frequency control word, the algorithm is capable of generating different frequencies. Hardware is ROM-less, making the proposed scheme more area efficient than ROM based lookup table algorithms. In terms of speed performance, the architecture proposed in this paper is more time efficient than COordinate Rotation DIgital Computer (CORDIC) based QDDFS and Singleton's Method. Simulation results show that the generated values are very close to the actual values.