Concurrent fault tolerant control of semiconductor measurement and testing

R.G. Blunn, M.J. Dorough, S. Velichko
{"title":"Concurrent fault tolerant control of semiconductor measurement and testing","authors":"R.G. Blunn, M.J. Dorough, S. Velichko","doi":"10.1109/ISSM.2001.963014","DOIUrl":null,"url":null,"abstract":"Fault tolerant modeling constraints are presented to reduce wafer test times attributed to sequential semiconductor measurement and testing (SMT) and to avoid product damage and deviation in quality during testing. The concept is expressed using the Unified Modeling Language statecharts and is further reinforced with a mathematical finite-state machine. By adhering to constraints, translation of this object-oriented model to the solution space has been successfully applied to a parametric in-line testing system (PITS) resulting in significant reduction of test time. PITS statistical data is used to support our models by comparing previous sequential implementation to our new concurrent approach.","PeriodicalId":356225,"journal":{"name":"2001 IEEE International Symposium on Semiconductor Manufacturing. ISSM 2001. Conference Proceedings (Cat. No.01CH37203)","volume":"71 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-10-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2001 IEEE International Symposium on Semiconductor Manufacturing. ISSM 2001. Conference Proceedings (Cat. No.01CH37203)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSM.2001.963014","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Fault tolerant modeling constraints are presented to reduce wafer test times attributed to sequential semiconductor measurement and testing (SMT) and to avoid product damage and deviation in quality during testing. The concept is expressed using the Unified Modeling Language statecharts and is further reinforced with a mathematical finite-state machine. By adhering to constraints, translation of this object-oriented model to the solution space has been successfully applied to a parametric in-line testing system (PITS) resulting in significant reduction of test time. PITS statistical data is used to support our models by comparing previous sequential implementation to our new concurrent approach.
半导体测量和测试的并发容错控制
提出了容错建模约束条件,以缩短顺序半导体测量和测试(SMT)所需的晶圆测试时间,避免测试过程中的产品损坏和质量偏差。这一概念使用统一建模语言状态图来表达,并通过数学有限状态机得到进一步强化。通过遵守约束条件,将这一面向对象的模型转化为解决方案空间,已成功应用于参数在线测试系统(PITS),从而显著缩短了测试时间。通过比较以前的顺序实施和我们的新并发方法,PITS 统计数据被用来支持我们的模型。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信