{"title":"Implementation of a ASIP for SELP Vocoder At Low Bit Rate of 600bps","authors":"Tao Jing, Dahan Han, Qin Wang","doi":"10.1109/ICIEA.2007.4318420","DOIUrl":null,"url":null,"abstract":"In this paper, efficient implementation of a 600 bps SELP vocoder having a speech compression function used in the digital mobile communication is presented. This ASIP (application special instruction set processor) of vocoder is designed for high quality multi-rates speech coding algorithm based on SELP model. We adopt VLIW type instruction set and reconfigurable architecture, so those high complexity subprograms can be optimized to get a significant degree of instruction level parallelism. The result of simulation indicates that the algorithms implemented on this chip have higher efficiency than that on universal DSP, while maintaining the original coding quality. The presented chip can implement different kinds of speech coding algorithms and can achieve higher performance, lower complexity and lower cost.","PeriodicalId":231682,"journal":{"name":"2007 2nd IEEE Conference on Industrial Electronics and Applications","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-05-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 2nd IEEE Conference on Industrial Electronics and Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIEA.2007.4318420","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
In this paper, efficient implementation of a 600 bps SELP vocoder having a speech compression function used in the digital mobile communication is presented. This ASIP (application special instruction set processor) of vocoder is designed for high quality multi-rates speech coding algorithm based on SELP model. We adopt VLIW type instruction set and reconfigurable architecture, so those high complexity subprograms can be optimized to get a significant degree of instruction level parallelism. The result of simulation indicates that the algorithms implemented on this chip have higher efficiency than that on universal DSP, while maintaining the original coding quality. The presented chip can implement different kinds of speech coding algorithms and can achieve higher performance, lower complexity and lower cost.